xref: /openbmc/u-boot/include/configs/ethernut5.h (revision cd71b1d5)
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * (C) Copyright 2011
4  * egnite GmbH <info@egnite.de>
5  *
6  * Configuation settings for Ethernut 5 with AT91SAM9XE.
7  */
8 
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11 
12 #include <asm/hardware.h>
13 
14 /* The first stage boot loader expects u-boot running at this address. */
15 
16 /* The first stage boot loader takes care of low level initialization. */
17 #define CONFIG_SKIP_LOWLEVEL_INIT
18 
19 /* Set our official architecture number. */
20 #define CONFIG_MACH_TYPE MACH_TYPE_ETHERNUT5
21 
22 /* CPU information */
23 #define CONFIG_ARCH_CPU_INIT
24 
25 /* ARM asynchronous clock */
26 #define CONFIG_SYS_AT91_SLOW_CLOCK	32768	/* slow clock xtal */
27 #define CONFIG_SYS_AT91_MAIN_CLOCK	18432000 /* 18.432 MHz crystal */
28 
29 /* 32kB internal SRAM */
30 #define CONFIG_SRAM_BASE	0x00300000 /*AT91SAM9XE_SRAM_BASE */
31 #define CONFIG_SRAM_SIZE	(32 << 10)
32 #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SRAM_BASE + CONFIG_SRAM_SIZE - \
33 				GENERATED_GBL_DATA_SIZE)
34 
35 /* 128MB SDRAM in 1 bank */
36 #define CONFIG_SYS_SDRAM_BASE		0x20000000
37 #define CONFIG_SYS_SDRAM_SIZE		(128 << 20)
38 #define CONFIG_SYS_LOAD_ADDR		CONFIG_SYS_SDRAM_BASE
39 #define CONFIG_LOADADDR			CONFIG_SYS_LOAD_ADDR
40 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (1 << 20))
41 #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
42 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_TEXT_BASE \
43 					- CONFIG_SYS_MALLOC_LEN)
44 
45 /* 512kB on-chip NOR flash */
46 # define CONFIG_SYS_MAX_FLASH_BANKS	1
47 # define CONFIG_SYS_FLASH_BASE		0x00200000 /* AT91SAM9XE_FLASH_BASE */
48 # define CONFIG_AT91_EFLASH
49 # define CONFIG_SYS_MAX_FLASH_SECT	32
50 # define CONFIG_EFLASH_PROTSECTORS	1
51 
52 
53 /* bootstrap + u-boot + env + linux in dataflash on CS0 */
54 #define CONFIG_ENV_OFFSET	0x3DE000
55 #define CONFIG_ENV_SIZE		(132 << 10)
56 #define CONFIG_ENV_SECT_SIZE	CONFIG_ENV_SIZE
57 #define CONFIG_ENV_SPI_MAX_HZ	15000000
58 
59 /* NAND flash */
60 #ifdef CONFIG_CMD_NAND
61 #define CONFIG_SYS_MAX_NAND_DEVICE	1
62 #define CONFIG_SYS_NAND_BASE		0x40000000
63 #define CONFIG_SYS_NAND_DBW_8
64 /* our ALE is AD21 */
65 #define CONFIG_SYS_NAND_MASK_ALE	(1 << 21)
66 /* our CLE is AD22 */
67 #define CONFIG_SYS_NAND_MASK_CLE	(1 << 22)
68 #define CONFIG_SYS_NAND_ENABLE_PIN	GPIO_PIN_PC(14)
69 #endif
70 
71 /* JFFS2 */
72 #ifdef CONFIG_CMD_JFFS2
73 #define CONFIG_JFFS2_CMDLINE
74 #define CONFIG_JFFS2_NAND
75 #endif
76 
77 /* Ethernet */
78 #define CONFIG_NET_RETRY_COUNT		20
79 #define CONFIG_MACB
80 #define CONFIG_RMII
81 #define CONFIG_PHY_ID			0
82 #define CONFIG_MACB_SEARCH_PHY
83 
84 /* MMC */
85 #ifdef CONFIG_CMD_MMC
86 #define CONFIG_GENERIC_ATMEL_MCI
87 #define CONFIG_SYS_MMC_CD_PIN		AT91_PIO_PORTC, 8
88 #endif
89 
90 /* USB */
91 #ifdef CONFIG_CMD_USB
92 #define CONFIG_USB_ATMEL
93 #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
94 #define CONFIG_USB_OHCI_NEW
95 #define CONFIG_SYS_USB_OHCI_CPU_INIT
96 #define CONFIG_SYS_USB_OHCI_REGS_BASE	0x00500000
97 #define CONFIG_SYS_USB_OHCI_SLOT_NAME	"host"
98 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	2
99 #endif
100 
101 /* RTC */
102 #if defined(CONFIG_CMD_DATE) || defined(CONFIG_CMD_SNTP)
103 #define CONFIG_RTC_PCF8563
104 #define CONFIG_SYS_I2C_RTC_ADDR		0x51
105 #endif
106 
107 /* I2C */
108 #define CONFIG_SYS_MAX_I2C_BUS	1
109 
110 #define CONFIG_SYS_I2C
111 #define CONFIG_SYS_I2C_SOFT			/* I2C bit-banged */
112 #define CONFIG_SYS_I2C_SOFT_SPEED	100000
113 #define CONFIG_SYS_I2C_SOFT_SLAVE	0
114 
115 #define I2C_SOFT_DECLARATIONS
116 
117 #define GPIO_I2C_SCL		AT91_PIO_PORTA, 24
118 #define GPIO_I2C_SDA		AT91_PIO_PORTA, 23
119 
120 #define I2C_INIT { \
121 	at91_set_pio_periph(AT91_PIO_PORTA, 23, 0); \
122 	at91_set_pio_multi_drive(AT91_PIO_PORTA, 23, 1); \
123 	at91_set_pio_periph(AT91_PIO_PORTA, 24, 0); \
124 	at91_set_pio_output(AT91_PIO_PORTA, 24, 0); \
125 	at91_set_pio_multi_drive(AT91_PIO_PORTA, 24, 1); \
126 }
127 
128 #define I2C_ACTIVE	at91_set_pio_output(AT91_PIO_PORTA, 23, 0)
129 #define I2C_TRISTATE	at91_set_pio_input(AT91_PIO_PORTA, 23, 0)
130 #define I2C_SCL(bit)	at91_set_pio_value(AT91_PIO_PORTA, 24, bit)
131 #define I2C_SDA(bit)	at91_set_pio_value(AT91_PIO_PORTA, 23, bit)
132 #define I2C_DELAY	udelay(100)
133 #define I2C_READ	at91_get_pio_value(AT91_PIO_PORTA, 23)
134 
135 /* DHCP/BOOTP options */
136 #ifdef CONFIG_CMD_DHCP
137 #define CONFIG_BOOTP_BOOTFILESIZE
138 #define CONFIG_SYS_AUTOLOAD	"n"
139 #endif
140 
141 /* File systems */
142 
143 /* Boot command */
144 #define CONFIG_CMDLINE_TAG
145 #define CONFIG_SETUP_MEMORY_TAGS
146 #define CONFIG_INITRD_TAG
147 #define CONFIG_BOOTCOMMAND	"sf probe 0:0; " \
148 				"sf read 0x22000000 0xc6000 0x294000; " \
149 				"bootm 0x22000000"
150 
151 /* Misc. u-boot settings */
152 
153 #endif
154