1 /* 2 * Configuation settings for the Renesas Solutions ECOVEC board 3 * 4 * Copyright (C) 2009 - 2011 Renesas Solutions Corp. 5 * Copyright (C) 2009 Kuninori Morimoto <morimoto.kuninori@renesas.com> 6 * Copyright (C) 2010, 2011 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com> 7 * 8 * SPDX-License-Identifier: GPL-2.0+ 9 */ 10 11 #ifndef __ECOVEC_H 12 #define __ECOVEC_H 13 14 /* 15 * Address Interface BusWidth 16 *----------------------------------------- 17 * 0x0000_0000 U-Boot 16bit 18 * 0x0004_0000 Linux romImage 16bit 19 * 0x0014_0000 MTD for Linux 16bit 20 * 0x0400_0000 Internal I/O 16/32bit 21 * 0x0800_0000 DRAM 32bit 22 * 0x1800_0000 MFI 16bit 23 */ 24 25 #undef DEBUG 26 #define CONFIG_CPU_SH7724 1 27 #define CONFIG_BOARD_LATE_INIT 1 28 #define CONFIG_ECOVEC 1 29 30 #define CONFIG_ECOVEC_ROMIMAGE_ADDR 0xA0040000 31 #define CONFIG_SYS_TEXT_BASE 0x8FFC0000 32 33 #define CONFIG_CMD_SDRAM 34 #define CONFIG_CMD_ENV 35 36 #define CONFIG_USB_STORAGE 37 #define CONFIG_DOS_PARTITION 38 39 #define CONFIG_BAUDRATE 115200 40 #define CONFIG_BOOTDELAY 3 41 #define CONFIG_BOOTARGS "console=ttySC0,115200" 42 43 #define CONFIG_VERSION_VARIABLE 44 #undef CONFIG_SHOW_BOOT_PROGRESS 45 46 /* I2C */ 47 #define CONFIG_SYS_I2C 48 #define CONFIG_SYS_I2C_SH 49 #define CONFIG_SYS_I2C_SLAVE 0x7F 50 #define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 2 51 #define CONFIG_SYS_I2C_SH_BASE0 0xA4470000 52 #define CONFIG_SYS_I2C_SH_SPEED0 100000 53 #define CONFIG_SYS_I2C_SH_BASE1 0xA4750000 54 #define CONFIG_SYS_I2C_SH_SPEED1 100000 55 #define CONFIG_SH_I2C_DATA_HIGH 4 56 #define CONFIG_SH_I2C_DATA_LOW 5 57 #define CONFIG_SH_I2C_CLOCK 41666666 58 59 /* Ether */ 60 #define CONFIG_SH_ETHER 1 61 #define CONFIG_SH_ETHER_USE_PORT (0) 62 #define CONFIG_SH_ETHER_PHY_ADDR (0x1f) 63 #define CONFIG_PHY_SMSC 1 64 #define CONFIG_PHYLIB 65 #define CONFIG_BITBANGMII 66 #define CONFIG_BITBANGMII_MULTI 67 #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII 68 69 /* USB / R8A66597 */ 70 #define CONFIG_USB_R8A66597_HCD 71 #define CONFIG_R8A66597_BASE_ADDR 0xA4D80000 72 #define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */ 73 #define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */ 74 #define CONFIG_R8A66597_ENDIAN 0x0000 /* little */ 75 #define CONFIG_SUPERH_ON_CHIP_R8A66597 76 77 /* undef to save memory */ 78 #define CONFIG_SYS_LONGHELP 79 /* Monitor Command Prompt */ 80 /* Buffer size for input from the Console */ 81 #define CONFIG_SYS_CBSIZE 256 82 /* Buffer size for Console output */ 83 #define CONFIG_SYS_PBSIZE 256 84 /* max args accepted for monitor commands */ 85 #define CONFIG_SYS_MAXARGS 16 86 /* Buffer size for Boot Arguments passed to kernel */ 87 #define CONFIG_SYS_BARGSIZE 512 88 /* List of legal baudrate settings for this board */ 89 #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } 90 91 /* SCIF */ 92 #define CONFIG_SCIF_CONSOLE 1 93 #define CONFIG_SCIF 1 94 #define CONFIG_CONS_SCIF0 1 95 96 /* Suppress display of console information at boot */ 97 #undef CONFIG_SYS_CONSOLE_INFO_QUIET 98 #undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE 99 #undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE 100 101 /* SDRAM */ 102 #define CONFIG_SYS_SDRAM_BASE (0x88000000) 103 #define CONFIG_SYS_SDRAM_SIZE (256 * 1024 * 1024) 104 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024) 105 106 #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE) 107 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 200 * 1024 * 1024) 108 /* Enable alternate, more extensive, memory test */ 109 #undef CONFIG_SYS_ALT_MEMTEST 110 /* Scratch address used by the alternate memory test */ 111 #undef CONFIG_SYS_MEMTEST_SCRATCH 112 113 /* Enable temporary baudrate change while serial download */ 114 #undef CONFIG_SYS_LOADS_BAUD_CHANGE 115 116 /* FLASH */ 117 #define CONFIG_FLASH_CFI_DRIVER 1 118 #define CONFIG_SYS_FLASH_CFI 119 #undef CONFIG_SYS_FLASH_QUIET_TEST 120 #define CONFIG_SYS_FLASH_EMPTY_INFO 121 #define CONFIG_SYS_FLASH_BASE (0xA0000000) 122 #define CONFIG_SYS_MAX_FLASH_SECT 512 123 124 /* if you use all NOR Flash , you change dip-switch. Please see Manual. */ 125 #define CONFIG_SYS_MAX_FLASH_BANKS 1 126 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 127 128 /* Timeout for Flash erase operations (in ms) */ 129 #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000) 130 /* Timeout for Flash write operations (in ms) */ 131 #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000) 132 /* Timeout for Flash set sector lock bit operations (in ms) */ 133 #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000) 134 /* Timeout for Flash clear lock bit operations (in ms) */ 135 #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000) 136 137 /* 138 * Use hardware flash sectors protection instead 139 * of U-Boot software protection 140 */ 141 #undef CONFIG_SYS_FLASH_PROTECTION 142 #undef CONFIG_SYS_DIRECT_FLASH_TFTP 143 144 /* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */ 145 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE) 146 /* Monitor size */ 147 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) 148 /* Size of DRAM reserved for malloc() use */ 149 #define CONFIG_SYS_MALLOC_LEN (256 * 1024) 150 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 151 152 /* ENV setting */ 153 #define CONFIG_ENV_IS_IN_FLASH 154 #define CONFIG_ENV_OVERWRITE 1 155 #define CONFIG_ENV_SECT_SIZE (128 * 1024) 156 #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) 157 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN) 158 /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */ 159 #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE) 160 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE) 161 162 /* Board Clock */ 163 #define CONFIG_SYS_CLK_FREQ 41666666 164 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ 165 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 166 #define CONFIG_SYS_TMU_CLK_DIV 4 167 168 #endif /* __ECOVEC_H */ 169