xref: /openbmc/u-boot/include/configs/eb_cpu5282.h (revision 0dfe3ffe)
1 /*
2  * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
3  *
4  * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 #ifndef _CONFIG_EB_CPU5282_H_
10 #define _CONFIG_EB_CPU5282_H_
11 
12 #undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
13 
14 /*----------------------------------------------------------------------*
15  * High Level Configuration Options (easy to change)                    *
16  *----------------------------------------------------------------------*/
17 
18 #define CONFIG_MISC_INIT_R
19 
20 #define CONFIG_MCFUART
21 #define CONFIG_SYS_UART_PORT		(0)
22 
23 #undef	CONFIG_MONITOR_IS_IN_RAM		/* starts uboot direct */
24 
25 #define CONFIG_BOOTCOMMAND "printenv"
26 
27 /*----------------------------------------------------------------------*
28  * Options								*
29  *----------------------------------------------------------------------*/
30 
31 #define CONFIG_BOOT_RETRY_TIME	-1
32 #define CONFIG_RESET_TO_RETRY
33 #define CONFIG_SPLASH_SCREEN
34 
35 #define CONFIG_HW_WATCHDOG
36 
37 #define STATUS_LED_ACTIVE		0
38 
39 /*----------------------------------------------------------------------*
40  * Configuration for environment					*
41  * Environment is in the second sector of the first 256k of flash	*
42  *----------------------------------------------------------------------*/
43 
44 #define CONFIG_ENV_ADDR		0xFF040000
45 #define CONFIG_ENV_SECT_SIZE	0x00020000
46 
47 /*
48  * BOOTP options
49  */
50 #define CONFIG_BOOTP_BOOTFILESIZE
51 #define CONFIG_BOOTP_BOOTPATH
52 #define CONFIG_BOOTP_GATEWAY
53 #define CONFIG_BOOTP_HOSTNAME
54 
55 /*
56  * Command line configuration.
57  */
58 #define CONFIG_CMDLINE_EDITING
59 
60 #define CONFIG_MCFTMR
61 
62 #define	CONFIG_SYS_LONGHELP	1
63 
64 #define	CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size	*/
65 #define	CONFIG_SYS_PBSIZE 	(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
66 #define	CONFIG_SYS_MAXARGS	16	/* max number of command args	*/
67 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
68 
69 #define CONFIG_SYS_LOAD_ADDR		0x20000
70 
71 #define CONFIG_SYS_MEMTEST_START	0x100000
72 #define CONFIG_SYS_MEMTEST_END		0x400000
73 /*#define CONFIG_SYS_DRAM_TEST		1 */
74 #undef CONFIG_SYS_DRAM_TEST
75 
76 /*----------------------------------------------------------------------*
77  * Clock and PLL Configuration						*
78  *----------------------------------------------------------------------*/
79 #define	CONFIG_SYS_CLK			80000000      /* 8MHz * 8 */
80 
81 /* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */
82 
83 #define CONFIG_SYS_MFD		0x02	/* PLL Multiplication Factor Devider */
84 #define CONFIG_SYS_RFD		0x00	/* PLL Reduce Frecuency Devider */
85 
86 /*----------------------------------------------------------------------*
87  * Network								*
88  *----------------------------------------------------------------------*/
89 
90 #define CONFIG_MCFFEC
91 #define CONFIG_MII			1
92 #define CONFIG_MII_INIT			1
93 #define CONFIG_SYS_DISCOVER_PHY
94 #define CONFIG_SYS_RX_ETH_BUFFER	8
95 #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
96 
97 #define CONFIG_SYS_FEC0_PINMUX		0
98 #define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
99 #define MCFFEC_TOUT_LOOP		50000
100 
101 #define CONFIG_OVERWRITE_ETHADDR_ONCE
102 
103 /*-------------------------------------------------------------------------
104  * Low Level Configuration Settings
105  * (address mappings, register initial values, etc.)
106  * You should know what you are doing if you make changes here.
107  *-----------------------------------------------------------------------*/
108 
109 #define	CONFIG_SYS_MBAR			0x40000000
110 
111 /*-----------------------------------------------------------------------
112  * Definitions for initial stack pointer and data area (in DPRAM)
113  *-----------------------------------------------------------------------*/
114 
115 #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
116 #define CONFIG_SYS_INIT_RAM_SIZE	0x10000
117 #define CONFIG_SYS_GBL_DATA_OFFSET	\
118 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
119 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
120 
121 /*-----------------------------------------------------------------------
122  * Start addresses for the final memory configuration
123  * (Set up by the startup code)
124  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
125  */
126 #define CONFIG_SYS_SDRAM_BASE0		0x00000000
127 #define	CONFIG_SYS_SDRAM_SIZE0		16	/* SDRAM size in MB */
128 
129 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_SDRAM_BASE0
130 #define	CONFIG_SYS_SDRAM_SIZE		CONFIG_SYS_SDRAM_SIZE0
131 
132 #define CONFIG_SYS_MONITOR_LEN		0x20000
133 #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
134 #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
135 
136 /*
137  * For booting Linux, the board info and command line data
138  * have to be in the first 8 MB of memory, since this is
139  * the maximum mapped by the Linux kernel during initialization ??
140  */
141 #define	CONFIG_SYS_BOOTMAPSZ	(8 << 20) /* Initial Memory map for Linux */
142 
143 /*-----------------------------------------------------------------------
144  * FLASH organization
145  */
146 #define CONFIG_FLASH_SHOW_PROGRESS	45
147 
148 #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
149 #define	CONFIG_SYS_INT_FLASH_BASE	0xF0000000
150 #define CONFIG_SYS_INT_FLASH_ENABLE	0x21
151 
152 #define	CONFIG_SYS_MAX_FLASH_SECT	128
153 #define	CONFIG_SYS_MAX_FLASH_BANKS	1
154 #define	CONFIG_SYS_FLASH_ERASE_TOUT	10000000
155 #define	CONFIG_SYS_FLASH_PROTECTION
156 
157 #define CONFIG_SYS_FLASH_CFI
158 #define CONFIG_FLASH_CFI_DRIVER
159 #define CONFIG_SYS_FLASH_SIZE		16*1024*1024
160 #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
161 
162 #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
163 
164 /*-----------------------------------------------------------------------
165  * Cache Configuration
166  */
167 #define CONFIG_SYS_CACHELINE_SIZE	16
168 
169 #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
170 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
171 #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
172 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
173 #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV + CF_CACR_DCM)
174 #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
175 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
176 					 CF_ACR_EN | CF_ACR_SM_ALL)
177 #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_DISD | \
178 					 CF_CACR_CEIB | CF_CACR_DBWE | \
179 					 CF_CACR_EUSP)
180 
181 /*-----------------------------------------------------------------------
182  * Memory bank definitions
183  */
184 
185 #define CONFIG_SYS_CS0_BASE		0xFF000000
186 #define CONFIG_SYS_CS0_CTRL		0x00001980
187 #define CONFIG_SYS_CS0_MASK		0x00FF0001
188 
189 #define CONFIG_SYS_CS2_BASE		0xE0000000
190 #define CONFIG_SYS_CS2_CTRL		0x00001980
191 #define CONFIG_SYS_CS2_MASK		0x000F0001
192 
193 #define CONFIG_SYS_CS3_BASE		0xE0100000
194 #define CONFIG_SYS_CS3_CTRL		0x00001980
195 #define CONFIG_SYS_CS3_MASK		0x000F0001
196 
197 /*-----------------------------------------------------------------------
198  * Port configuration
199  */
200 #define CONFIG_SYS_PACNT		0x0000000	/* Port A D[31:24] */
201 #define CONFIG_SYS_PADDR		0x0000000
202 #define CONFIG_SYS_PADAT		0x0000000
203 
204 #define CONFIG_SYS_PBCNT		0x0000000	/* Port B D[23:16] */
205 #define CONFIG_SYS_PBDDR		0x0000000
206 #define CONFIG_SYS_PBDAT		0x0000000
207 
208 #define CONFIG_SYS_PCCNT		0x0000000	/* Port C D[15:08] */
209 #define CONFIG_SYS_PCDDR		0x0000000
210 #define CONFIG_SYS_PCDAT		0x0000000
211 
212 #define CONFIG_SYS_PDCNT		0x0000000	/* Port D D[07:00] */
213 #define CONFIG_SYS_PCDDR		0x0000000
214 #define CONFIG_SYS_PCDAT		0x0000000
215 
216 #define CONFIG_SYS_PASPAR		0x0F0F
217 #define CONFIG_SYS_PEHLPAR		0xC0
218 #define CONFIG_SYS_PUAPAR		0x0F
219 #define CONFIG_SYS_DDRUA		0x05
220 #define CONFIG_SYS_PJPAR		0xFF
221 
222 /*-----------------------------------------------------------------------
223  * I2C
224  */
225 
226 #define CONFIG_SYS_I2C
227 #define CONFIG_SYS_I2C_FSL
228 
229 #define CONFIG_SYS_FSL_I2C_OFFSET	0x00000300
230 #define CONFIG_SYS_IMMR			CONFIG_SYS_MBAR
231 
232 #define CONFIG_SYS_FSL_I2C_SPEED	100000
233 #define CONFIG_SYS_FSL_I2C_SLAVE	0
234 
235 #ifdef CONFIG_CMD_DATE
236 #define CONFIG_RTC_DS1338
237 #define CONFIG_I2C_RTC_ADDR		0x68
238 #endif
239 
240 /*-----------------------------------------------------------------------
241  * VIDEO configuration
242  */
243 
244 #ifdef CONFIG_VIDEO
245 #define CONFIG_VIDEO_VCXK			1
246 
247 #define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN	2
248 #define	CONFIG_SYS_VCXK_DOUBLEBUFFERED		1
249 #define CONFIG_SYS_VCXK_BASE			CONFIG_SYS_CS2_BASE
250 
251 #define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT	MCFGPTB_GPTPORT
252 #define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR		MCFGPTB_GPTDDR
253 #define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN		0x0001
254 
255 #define CONFIG_SYS_VCXK_ENABLE_PORT		MCFGPTB_GPTPORT
256 #define CONFIG_SYS_VCXK_ENABLE_DDR		MCFGPTB_GPTDDR
257 #define CONFIG_SYS_VCXK_ENABLE_PIN		0x0002
258 
259 #define CONFIG_SYS_VCXK_REQUEST_PORT		MCFGPTB_GPTPORT
260 #define CONFIG_SYS_VCXK_REQUEST_DDR		MCFGPTB_GPTDDR
261 #define CONFIG_SYS_VCXK_REQUEST_PIN		0x0004
262 
263 #define CONFIG_SYS_VCXK_INVERT_PORT		MCFGPIO_PORTE
264 #define CONFIG_SYS_VCXK_INVERT_DDR		MCFGPIO_DDRE
265 #define CONFIG_SYS_VCXK_INVERT_PIN		MCFGPIO_PORT2
266 
267 #endif /* CONFIG_VIDEO */
268 #endif	/* _CONFIG_M5282EVB_H */
269 /*---------------------------------------------------------------------*/
270