xref: /openbmc/u-boot/include/configs/dra7xx_evm.h (revision cdb1808a)
1 /*
2  * (C) Copyright 2013
3  * Texas Instruments Incorporated.
4  * Lokesh Vutla	  <lokeshvutla@ti.com>
5  *
6  * Configuration settings for the TI DRA7XX board.
7  * See ti_omap5_common.h for omap5 common settings.
8  *
9  * SPDX-License-Identifier:	GPL-2.0+
10  */
11 
12 #ifndef __CONFIG_DRA7XX_EVM_H
13 #define __CONFIG_DRA7XX_EVM_H
14 
15 #define CONFIG_DRA7XX
16 #define CONFIG_BOARD_EARLY_INIT_F
17 
18 #ifdef CONFIG_SPL_BUILD
19 #define CONFIG_IODELAY_RECALIBRATION
20 #endif
21 
22 #define CONFIG_VERY_BIG_RAM
23 #define CONFIG_NR_DRAM_BANKS		2
24 #define CONFIG_MAX_MEM_MAPPED		0x80000000
25 
26 #ifndef CONFIG_QSPI_BOOT
27 /* MMC ENV related defines */
28 #define CONFIG_ENV_IS_IN_MMC
29 #define CONFIG_SYS_MMC_ENV_DEV		1	/* SLOT2: eMMC(1) */
30 #define CONFIG_ENV_SIZE			(128 << 10)
31 #define CONFIG_ENV_OFFSET		0xE0000
32 #define CONFIG_ENV_OFFSET_REDUND	(CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
33 #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
34 #endif
35 
36 #if (CONFIG_CONS_INDEX == 1)
37 #define CONSOLEDEV			"ttyO0"
38 #elif (CONFIG_CONS_INDEX == 3)
39 #define CONSOLEDEV			"ttyO2"
40 #endif
41 #define CONFIG_SYS_NS16550_COM1		UART1_BASE	/* Base EVM has UART0 */
42 #define CONFIG_SYS_NS16550_COM2		UART2_BASE	/* UART2 */
43 #define CONFIG_SYS_NS16550_COM3		UART3_BASE	/* UART3 */
44 #define CONFIG_BAUDRATE			115200
45 
46 #define CONFIG_SYS_OMAP_ABE_SYSCK
47 
48 #ifndef CONFIG_SPL_BUILD
49 /* Define the default GPT table for eMMC */
50 #define PARTS_DEFAULT \
51 	/* Linux partitions */ \
52 	"uuid_disk=${uuid_gpt_disk};" \
53 	"name=rootfs,start=2MiB,size=-,uuid=${uuid_gpt_rootfs}\0" \
54 	/* Android partitions */ \
55 	"partitions_android=" \
56 	"uuid_disk=${uuid_gpt_disk};" \
57 	"name=xloader,start=128K,size=128K,uuid=${uuid_gpt_xloader};" \
58 	"name=bootloader,size=384K,uuid=${uuid_gpt_bootloader};" \
59 	"name=environment,size=128K,uuid=${uuid_gpt_environment};" \
60 	"name=misc,size=128K,uuid=${uuid_gpt_misc};" \
61 	"name=efs,start=1280K,size=16M,uuid=${uuid_gpt_efs};" \
62 	"name=crypto,size=16K,uuid=${uuid_gpt_crypto};" \
63 	"name=recovery,size=10M,uuid=${uuid_gpt_recovery};" \
64 	"name=boot,size=10M,uuid=${uuid_gpt_boot};" \
65 	"name=system,size=768M,uuid=${uuid_gpt_system};" \
66 	"name=cache,size=256M,uuid=${uuid_gpt_cache};" \
67 	"name=ipu1,size=1M,uuid=${uuid_gpt_ipu1};" \
68 	"name=ipu2,size=1M,uuid=${uuid_gpt_ipu2};" \
69 	"name=userdata,size=-,uuid=${uuid_gpt_userdata}"
70 
71 #define DFU_ALT_INFO_MMC \
72 	"dfu_alt_info_mmc=" \
73 	"boot part 0 1;" \
74 	"rootfs part 0 2;" \
75 	"MLO fat 0 1;" \
76 	"MLO.raw raw 0x100 0x100;" \
77 	"u-boot.img.raw raw 0x300 0x400;" \
78 	"spl-os-args.raw raw 0x80 0x80;" \
79 	"spl-os-image.raw raw 0x900 0x2000;" \
80 	"spl-os-args fat 0 1;" \
81 	"spl-os-image fat 0 1;" \
82 	"u-boot.img fat 0 1;" \
83 	"uEnv.txt fat 0 1\0"
84 
85 #define DFU_ALT_INFO_EMMC \
86 	"dfu_alt_info_emmc=" \
87 	"rawemmc raw 0 3751936;" \
88 	"boot part 1 1;" \
89 	"rootfs part 1 2;" \
90 	"MLO fat 1 1;" \
91 	"MLO.raw raw 0x100 0x100;" \
92 	"u-boot.img.raw raw 0x300 0x400;" \
93 	"spl-os-args.raw raw 0x80 0x80;" \
94 	"spl-os-image.raw raw 0x900 0x2000;" \
95 	"spl-os-args fat 1 1;" \
96 	"spl-os-image fat 1 1;" \
97 	"u-boot.img fat 1 1;" \
98 	"uEnv.txt fat 1 1\0"
99 
100 #define DFU_ALT_INFO_RAM \
101 	"dfu_alt_info_ram=" \
102 	"kernel ram 0x80200000 0x4000000;" \
103 	"fdt ram 0x80f80000 0x80000;" \
104 	"ramdisk ram 0x81000000 0x4000000\0"
105 
106 #define DFU_ALT_INFO_QSPI \
107 	"dfu_alt_info_qspi=" \
108 	"MLO raw 0x0 0x010000;" \
109 	"MLO.backup1 raw 0x010000 0x010000;" \
110 	"MLO.backup2 raw 0x020000 0x010000;" \
111 	"MLO.backup3 raw 0x030000 0x010000;" \
112 	"u-boot.img raw 0x040000 0x0100000;" \
113 	"u-boot-spl-os raw 0x140000 0x080000;" \
114 	"u-boot-env raw 0x1C0000 0x010000;" \
115 	"u-boot-env.backup raw 0x1D0000 0x010000;" \
116 	"kernel raw 0x1E0000 0x800000\0"
117 
118 #define DFUARGS \
119 	"dfu_bufsiz=0x10000\0" \
120 	DFU_ALT_INFO_MMC \
121 	DFU_ALT_INFO_EMMC \
122 	DFU_ALT_INFO_RAM \
123 	DFU_ALT_INFO_QSPI
124 
125 /* Fastboot */
126 #define CONFIG_USB_FUNCTION_FASTBOOT
127 #define CONFIG_CMD_FASTBOOT
128 #define CONFIG_ANDROID_BOOT_IMAGE
129 #define CONFIG_FASTBOOT_BUF_ADDR    CONFIG_SYS_LOAD_ADDR
130 #define CONFIG_FASTBOOT_BUF_SIZE    0x2F000000
131 #define CONFIG_FASTBOOT_FLASH
132 #define CONFIG_FASTBOOT_FLASH_MMC_DEV   1
133 #endif
134 
135 #ifdef CONFIG_SPL_BUILD
136 #undef CONFIG_CMD_BOOTD
137 #ifdef CONFIG_SPL_DFU_SUPPORT
138 #define CONFIG_SPL_LOAD_FIT_ADDRESS 0x80200000
139 #define CONFIG_SPL_ENV_SUPPORT
140 #define CONFIG_SPL_HASH_SUPPORT
141 #define DFU_ALT_INFO_RAM \
142 	"dfu_alt_info_ram=" \
143 	"kernel ram 0x80200000 0x4000000;" \
144 	"fdt ram 0x80f80000 0x80000;" \
145 	"ramdisk ram 0x81000000 0x4000000\0"
146 #define DFUARGS \
147 	"dfu_bufsiz=0x10000\0" \
148 	DFU_ALT_INFO_RAM
149 #endif
150 #endif
151 
152 #include <configs/ti_omap5_common.h>
153 
154 /* Enhance our eMMC support / experience. */
155 #define CONFIG_CMD_GPT
156 #define CONFIG_EFI_PARTITION
157 #define CONFIG_RANDOM_UUID
158 #define CONFIG_HSMMC2_8BIT
159 
160 /* CPSW Ethernet */
161 #define CONFIG_BOOTP_DNS		/* Configurable parts of CMD_DHCP */
162 #define CONFIG_BOOTP_DNS2
163 #define CONFIG_BOOTP_SEND_HOSTNAME
164 #define CONFIG_BOOTP_GATEWAY
165 #define CONFIG_BOOTP_SUBNETMASK
166 #define CONFIG_NET_RETRY_COUNT		10
167 #define CONFIG_DRIVER_TI_CPSW		/* Driver for IP block */
168 #define CONFIG_MII			/* Required in net/eth.c */
169 #define CONFIG_PHY_GIGE			/* per-board part of CPSW */
170 #define CONFIG_PHYLIB
171 #define CONFIG_PHY_TI
172 
173 /* SPI */
174 #undef	CONFIG_OMAP3_SPI
175 #define CONFIG_TI_SPI_MMAP
176 #define CONFIG_SF_DEFAULT_SPEED                76800000
177 #define CONFIG_SF_DEFAULT_MODE                 SPI_MODE_0
178 #define CONFIG_QSPI_QUAD_SUPPORT
179 
180 #ifdef CONFIG_SPL_BUILD
181 #undef CONFIG_DM_SPI
182 #undef CONFIG_DM_SPI_FLASH
183 #endif
184 
185 /*
186  * Default to using SPI for environment, etc.
187  * 0x000000 - 0x010000 : QSPI.SPL (64KiB)
188  * 0x010000 - 0x020000 : QSPI.SPL.backup1 (64KiB)
189  * 0x020000 - 0x030000 : QSPI.SPL.backup2 (64KiB)
190  * 0x030000 - 0x040000 : QSPI.SPL.backup3 (64KiB)
191  * 0x040000 - 0x140000 : QSPI.u-boot (1MiB)
192  * 0x140000 - 0x1C0000 : QSPI.u-boot-spl-os (512KiB)
193  * 0x1C0000 - 0x1D0000 : QSPI.u-boot-env (64KiB)
194  * 0x1D0000 - 0x1E0000 : QSPI.u-boot-env.backup1 (64KiB)
195  * 0x1E0000 - 0x9E0000 : QSPI.kernel (8MiB)
196  * 0x9E0000 - 0x2000000 : USERLAND
197  */
198 #define CONFIG_SYS_SPI_KERNEL_OFFS	0x1E0000
199 #define CONFIG_SYS_SPI_ARGS_OFFS	0x140000
200 #define CONFIG_SYS_SPI_ARGS_SIZE	0x80000
201 #if defined(CONFIG_QSPI_BOOT)
202 #define CONFIG_ENV_IS_IN_SPI_FLASH
203 #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
204 #define CONFIG_ENV_SPI_MAX_HZ           CONFIG_SF_DEFAULT_SPEED
205 #define CONFIG_ENV_SIZE			(64 << 10)
206 #define CONFIG_ENV_SECT_SIZE		(64 << 10) /* 64 KB sectors */
207 #define CONFIG_ENV_OFFSET		0x1C0000
208 #define CONFIG_ENV_OFFSET_REDUND	0x1D0000
209 #endif
210 
211 /* SPI SPL */
212 #define CONFIG_TI_EDMA3
213 #define CONFIG_SPL_SPI_LOAD
214 #define CONFIG_SYS_SPI_U_BOOT_OFFS     0x40000
215 
216 #define CONFIG_SUPPORT_EMMC_BOOT
217 
218 /* USB xHCI HOST */
219 #define CONFIG_USB_XHCI_OMAP
220 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
221 
222 #define CONFIG_OMAP_USB_PHY
223 #define CONFIG_OMAP_USB2PHY2_HOST
224 
225 /* USB Device Firmware Update support */
226 #define CONFIG_USB_FUNCTION_DFU
227 #define CONFIG_DFU_RAM
228 
229 #ifndef CONFIG_SPL_BUILD
230 #define CONFIG_DFU_MMC
231 #define CONFIG_DFU_SF
232 #endif
233 
234 /* SATA */
235 #define CONFIG_BOARD_LATE_INIT
236 #define CONFIG_SCSI
237 #define CONFIG_LIBATA
238 #define CONFIG_SCSI_AHCI
239 #define CONFIG_SCSI_AHCI_PLAT
240 #define CONFIG_SYS_SCSI_MAX_SCSI_ID	1
241 #define CONFIG_SYS_SCSI_MAX_LUN		1
242 #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * \
243 						CONFIG_SYS_SCSI_MAX_LUN)
244 
245 /* NAND support */
246 #ifdef CONFIG_NAND
247 /* NAND: device related configs */
248 #define CONFIG_SYS_NAND_PAGE_SIZE	2048
249 #define CONFIG_SYS_NAND_OOBSIZE		64
250 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128*1024)
251 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
252 #define CONFIG_SYS_NAND_PAGE_COUNT	(CONFIG_SYS_NAND_BLOCK_SIZE / \
253 					 CONFIG_SYS_NAND_PAGE_SIZE)
254 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
255 /* NAND: driver related configs */
256 #define CONFIG_NAND_OMAP_GPMC
257 #define CONFIG_NAND_OMAP_ELM
258 #define CONFIG_SYS_NAND_ONFI_DETECTION
259 #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_BCH8_CODE_HW
260 #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
261 #define CONFIG_SYS_NAND_ECCPOS		{ 2, 3, 4, 5, 6, 7, 8, 9, \
262 					 10, 11, 12, 13, 14, 15, 16, 17, \
263 					 18, 19, 20, 21, 22, 23, 24, 25, \
264 					 26, 27, 28, 29, 30, 31, 32, 33, \
265 					 34, 35, 36, 37, 38, 39, 40, 41, \
266 					 42, 43, 44, 45, 46, 47, 48, 49, \
267 					 50, 51, 52, 53, 54, 55, 56, 57, }
268 #define CONFIG_SYS_NAND_ECCSIZE		512
269 #define CONFIG_SYS_NAND_ECCBYTES	14
270 #define MTDIDS_DEFAULT			"nand0=nand.0"
271 #define MTDPARTS_DEFAULT		"mtdparts=nand.0:" \
272 					"128k(NAND.SPL)," \
273 					"128k(NAND.SPL.backup1)," \
274 					"128k(NAND.SPL.backup2)," \
275 					"128k(NAND.SPL.backup3)," \
276 					"256k(NAND.u-boot-spl-os)," \
277 					"1m(NAND.u-boot)," \
278 					"128k(NAND.u-boot-env)," \
279 					"128k(NAND.u-boot-env.backup1)," \
280 					"8m(NAND.kernel)," \
281 					"-(NAND.file-system)"
282 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x000c0000
283 /* NAND: SPL related configs */
284 #ifdef CONFIG_SPL_NAND_SUPPORT
285 #define CONFIG_SPL_NAND_AM33XX_BCH
286 #endif
287 /* NAND: SPL falcon mode configs */
288 #ifdef CONFIG_SPL_OS_BOOT
289 #define CONFIG_CMD_SPL_NAND_OFS		0x00080000 /* os-boot params*/
290 #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS	0x00200000 /* kernel offset */
291 #define CONFIG_CMD_SPL_WRITE_SIZE	0x2000
292 #endif
293 #endif /* !CONFIG_NAND */
294 
295 /* Parallel NOR Support */
296 #if defined(CONFIG_NOR)
297 /* NOR: device related configs */
298 #define CONFIG_SYS_MAX_FLASH_SECT	512
299 #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
300 #define CONFIG_SYS_FLASH_SIZE		(64 * 1024 * 1024) /* 64 MB */
301 /* #define CONFIG_INIT_IGNORE_ERROR */
302 #undef CONFIG_SYS_NO_FLASH
303 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
304 #define CONFIG_SYS_FLASH_PROTECTION
305 #define CONFIG_SYS_FLASH_CFI
306 #define CONFIG_FLASH_CFI_DRIVER
307 #define CONFIG_FLASH_CFI_MTD
308 #define CONFIG_SYS_MAX_FLASH_BANKS	1
309 #define CONFIG_SYS_FLASH_BASE		(0x08000000)
310 #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
311 /* Reduce SPL size by removing unlikey targets */
312 #ifdef CONFIG_NOR_BOOT
313 #define CONFIG_ENV_IS_IN_FLASH
314 #define CONFIG_ENV_SECT_SIZE		(128 * 1024)	/* 128 KiB */
315 #define MTDIDS_DEFAULT			"nor0=physmap-flash.0"
316 #define MTDPARTS_DEFAULT		"mtdparts=physmap-flash.0:" \
317 					"128k(NOR.SPL)," \
318 					"128k(NOR.SPL.backup1)," \
319 					"128k(NOR.SPL.backup2)," \
320 					"128k(NOR.SPL.backup3)," \
321 					"256k(NOR.u-boot-spl-os)," \
322 					"1m(NOR.u-boot)," \
323 					"128k(NOR.u-boot-env)," \
324 					"128k(NOR.u-boot-env.backup1)," \
325 					"8m(NOR.kernel)," \
326 					"-(NOR.rootfs)"
327 #define CONFIG_ENV_OFFSET		0x001c0000
328 #define CONFIG_ENV_OFFSET_REDUND	0x001e0000
329 #endif
330 #endif  /* NOR support */
331 
332 /* EEPROM */
333 #define CONFIG_EEPROM_CHIP_ADDRESS 0x50
334 #define CONFIG_EEPROM_BUS_ADDRESS 0
335 
336 #endif /* __CONFIG_DRA7XX_EVM_H */
337