1 /* 2 * DHCOM DH-iMX6 PDK board configuration 3 * 4 * Copyright (C) 2017 Marek Vasut <marex@denx.de> 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 #ifndef __DH_IMX6_CONFIG_H 10 #define __DH_IMX6_CONFIG_H 11 12 #include <asm/arch/imx-regs.h> 13 14 #include "mx6_common.h" 15 16 /* 17 * SPI NOR layout: 18 * 0x00_0000-0x00_ffff ... U-Boot SPL 19 * 0x01_0000-0x0f_ffff ... U-Boot 20 * 0x10_0000-0x10_ffff ... U-Boot env #1 21 * 0x11_0000-0x11_ffff ... U-Boot env #2 22 * 0x12_0000-0x1f_ffff ... UNUSED 23 */ 24 25 /* SPL */ 26 #include "imx6_spl.h" /* common IMX6 SPL configuration */ 27 #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x11400 28 #define CONFIG_SPL_SPI_LOAD 29 #define CONFIG_SPL_TARGET "u-boot-with-spl.imx" 30 31 /* Miscellaneous configurable options */ 32 33 #define CONFIG_CMDLINE_TAG 34 #define CONFIG_SETUP_MEMORY_TAGS 35 #define CONFIG_INITRD_TAG 36 #define CONFIG_REVISION_TAG 37 38 #define CONFIG_BOUNCE_BUFFER 39 #define CONFIG_BZIP2 40 41 /* Size of malloc() pool */ 42 #define CONFIG_SYS_MALLOC_LEN (4 * SZ_1M) 43 44 /* Bootcounter */ 45 #define CONFIG_SYS_BOOTCOUNT_BE 46 47 /* FEC ethernet */ 48 #define CONFIG_MII 49 #define IMX_FEC_BASE ENET_BASE_ADDR 50 #define CONFIG_FEC_XCV_TYPE RMII 51 #define CONFIG_ETHPRIME "FEC" 52 #define CONFIG_FEC_MXC_PHYADDR 0 53 #define CONFIG_ARP_TIMEOUT 200UL 54 55 /* Fuses */ 56 #ifdef CONFIG_CMD_FUSE 57 #define CONFIG_MXC_OCOTP 58 #endif 59 60 /* I2C Configs */ 61 #define CONFIG_SYS_I2C 62 #define CONFIG_SYS_I2C_MXC 63 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 64 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 65 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 66 #define CONFIG_SYS_I2C_SPEED 100000 67 68 /* MMC Configs */ 69 #define CONFIG_FSL_USDHC 70 #define CONFIG_SYS_FSL_ESDHC_ADDR 0 71 #define CONFIG_SYS_FSL_USDHC_NUM 3 72 #define CONFIG_SYS_MMC_ENV_DEV 2 /* 1 = SDHC3, 2 = SDHC4 (eMMC) */ 73 74 /* SATA Configs */ 75 #ifdef CONFIG_CMD_SATA 76 #define CONFIG_SYS_SATA_MAX_DEVICE 1 77 #define CONFIG_DWC_AHSATA_PORT_ID 0 78 #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR 79 #define CONFIG_LBA48 80 #endif 81 82 /* SPI Flash Configs */ 83 #ifdef CONFIG_CMD_SF 84 #define CONFIG_SF_DEFAULT_BUS 0 85 #define CONFIG_SF_DEFAULT_CS 0 86 #define CONFIG_SF_DEFAULT_SPEED 25000000 87 #define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0) 88 #endif 89 90 /* UART */ 91 #define CONFIG_MXC_UART 92 #define CONFIG_MXC_UART_BASE UART1_BASE 93 #define CONFIG_BAUDRATE 115200 94 95 /* USB Configs */ 96 #ifdef CONFIG_CMD_USB 97 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 98 #define CONFIG_USB_HOST_ETHER 99 #define CONFIG_USB_ETHER_ASIX 100 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) 101 #define CONFIG_MXC_USB_FLAGS 0 102 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 /* Enabled USB controller number */ 103 104 /* USB Gadget (DFU, UMS) */ 105 #if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE) 106 #define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024) 107 #define DFU_DEFAULT_POLL_TIMEOUT 300 108 109 /* USB IDs */ 110 #define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525 111 #define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5 112 #endif 113 #endif 114 115 /* Watchdog */ 116 #define CONFIG_HW_WATCHDOG 117 #define CONFIG_IMX_WATCHDOG 118 #define CONFIG_WATCHDOG_TIMEOUT_MSECS 60000 119 120 /* allow to overwrite serial and ethaddr */ 121 #define CONFIG_ENV_OVERWRITE 122 123 #define CONFIG_LOADADDR 0x12000000 124 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR 125 126 #ifndef CONFIG_SPL_BUILD 127 #define CONFIG_EXTRA_ENV_SETTINGS \ 128 "console=ttymxc0,115200\0" \ 129 "fdt_addr=0x18000000\0" \ 130 "fdt_high=0xffffffff\0" \ 131 "initrd_high=0xffffffff\0" \ 132 "kernel_addr_r=0x10008000\0" \ 133 "fdt_addr_r=0x13000000\0" \ 134 "ramdisk_addr_r=0x18000000\0" \ 135 "scriptaddr=0x14000000\0" \ 136 "fdtfile=imx6q-dhcom-pdk2.dtb\0"\ 137 BOOTENV 138 139 #define CONFIG_BOOTCOMMAND "run distro_bootcmd" 140 141 #define BOOT_TARGET_DEVICES(func) \ 142 func(MMC, mmc, 0) \ 143 func(MMC, mmc, 2) \ 144 func(USB, usb, 1) \ 145 func(SATA, sata, 0) \ 146 func(DHCP, dhcp, na) 147 148 #include <config_distro_bootcmd.h> 149 #endif 150 151 /* Physical Memory Map */ 152 #define CONFIG_NR_DRAM_BANKS 1 153 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR 154 155 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM 156 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR 157 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE 158 159 #define CONFIG_SYS_INIT_SP_OFFSET \ 160 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 161 162 #define CONFIG_SYS_INIT_SP_ADDR \ 163 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 164 165 #define CONFIG_SYS_MEMTEST_START 0x10000000 166 #define CONFIG_SYS_MEMTEST_END 0x20000000 167 #define CONFIG_SYS_MEMTEST_SCRATCH 0x10800000 168 169 /* Environment */ 170 #define CONFIG_ENV_SIZE (16 * 1024) 171 #define CONFIG_SYS_REDUNDAND_ENVIRONMENT 172 173 #if defined(CONFIG_ENV_IS_IN_SPI_FLASH) 174 #define CONFIG_ENV_OFFSET (1024 * 1024) 175 #define CONFIG_ENV_SECT_SIZE (64 * 1024) 176 #define CONFIG_ENV_OFFSET_REDUND \ 177 (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE) 178 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 179 #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS 180 #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS 181 #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE 182 #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED 183 #endif 184 185 #endif /* __DH_IMX6_CONFIG_H */ 186