1 /* 2 * Embest/Timll DevKit3250 board configuration file 3 * 4 * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com> 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 #ifndef __CONFIG_DEVKIT3250_H__ 10 #define __CONFIG_DEVKIT3250_H__ 11 12 /* SoC and board defines */ 13 #include <linux/sizes.h> 14 #include <asm/arch/cpu.h> 15 16 #define CONFIG_MACH_TYPE MACH_TYPE_DEVKIT3250 17 18 #define CONFIG_SYS_ICACHE_OFF 19 #define CONFIG_SYS_DCACHE_OFF 20 #if !defined(CONFIG_SPL_BUILD) 21 #define CONFIG_SKIP_LOWLEVEL_INIT 22 #endif 23 24 /* 25 * Memory configurations 26 */ 27 #define CONFIG_NR_DRAM_BANKS 1 28 #define CONFIG_SYS_MALLOC_LEN SZ_1M 29 #define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE 30 #define CONFIG_SYS_SDRAM_SIZE SZ_64M 31 #define CONFIG_SYS_TEXT_BASE 0x83F00000 32 #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + SZ_32K) 33 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - SZ_1M) 34 35 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_32K) 36 37 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \ 38 - GENERATED_GBL_DATA_SIZE) 39 40 /* 41 * Serial Driver 42 */ 43 #define CONFIG_SYS_LPC32XX_UART 5 /* UART5 */ 44 45 /* 46 * DMA 47 */ 48 #if !defined(CONFIG_SPL_BUILD) 49 #define CONFIG_DMA_LPC32XX 50 #endif 51 52 /* 53 * I2C 54 */ 55 #define CONFIG_SYS_I2C 56 #define CONFIG_SYS_I2C_LPC32XX 57 #define CONFIG_SYS_I2C_SPEED 100000 58 59 /* 60 * GPIO 61 */ 62 #define CONFIG_LPC32XX_GPIO 63 64 /* 65 * SSP/SPI 66 */ 67 #define CONFIG_LPC32XX_SSP 68 #define CONFIG_LPC32XX_SSP_TIMEOUT 100000 69 70 /* 71 * Ethernet 72 */ 73 #define CONFIG_RMII 74 #define CONFIG_PHY_SMSC 75 #define CONFIG_LPC32XX_ETH 76 #define CONFIG_PHYLIB 77 #define CONFIG_PHY_ADDR 0x1F 78 #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 79 80 /* 81 * NOR Flash 82 */ 83 #define CONFIG_SYS_MAX_FLASH_BANKS 1 84 #define CONFIG_SYS_MAX_FLASH_SECT 71 85 #define CONFIG_SYS_FLASH_BASE EMC_CS0_BASE 86 #define CONFIG_SYS_FLASH_SIZE SZ_4M 87 #define CONFIG_SYS_FLASH_CFI 88 89 /* 90 * NAND controller 91 */ 92 #define CONFIG_NAND_LPC32XX_SLC 93 #define CONFIG_SYS_NAND_BASE SLC_NAND_BASE 94 #define CONFIG_SYS_MAX_NAND_DEVICE 1 95 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 96 97 /* 98 * NAND chip timings 99 */ 100 #define CONFIG_LPC32XX_NAND_SLC_WDR_CLKS 14 101 #define CONFIG_LPC32XX_NAND_SLC_WWIDTH 66666666 102 #define CONFIG_LPC32XX_NAND_SLC_WHOLD 200000000 103 #define CONFIG_LPC32XX_NAND_SLC_WSETUP 50000000 104 #define CONFIG_LPC32XX_NAND_SLC_RDR_CLKS 14 105 #define CONFIG_LPC32XX_NAND_SLC_RWIDTH 66666666 106 #define CONFIG_LPC32XX_NAND_SLC_RHOLD 200000000 107 #define CONFIG_LPC32XX_NAND_SLC_RSETUP 50000000 108 109 #define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000 110 #define CONFIG_SYS_NAND_PAGE_SIZE NAND_LARGE_BLOCK_PAGE_SIZE 111 #define CONFIG_SYS_NAND_USE_FLASH_BBT 112 113 #define CONFIG_CMD_NAND 114 115 /* 116 * USB 117 */ 118 #define CONFIG_USB_OHCI_LPC32XX 119 #define CONFIG_USB_ISP1301_I2C_ADDR 0x2d 120 121 /* 122 * U-Boot General Configurations 123 */ 124 #define CONFIG_SYS_LONGHELP 125 #define CONFIG_SYS_CBSIZE 1024 126 #define CONFIG_SYS_PBSIZE \ 127 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 128 #define CONFIG_SYS_MAXARGS 16 129 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 130 131 #define CONFIG_AUTO_COMPLETE 132 #define CONFIG_CMDLINE_EDITING 133 134 /* 135 * Pass open firmware flat tree 136 */ 137 138 /* 139 * Environment 140 */ 141 #define CONFIG_ENV_SIZE SZ_128K 142 #define CONFIG_ENV_OFFSET 0x000A0000 143 144 #define CONFIG_BOOTCOMMAND \ 145 "dhcp; " \ 146 "tftp ${loadaddr} ${serverip}:${tftpdir}/${bootfile}; " \ 147 "tftp ${dtbaddr} ${serverip}:${tftpdir}/devkit3250.dtb; " \ 148 "setenv nfsargs ip=dhcp root=/dev/nfs nfsroot=${serverip}:${nfsroot},tcp; " \ 149 "setenv bootargs ${bootargs} ${nfsargs} ${userargs}; " \ 150 "bootm ${loadaddr} - ${dtbaddr}" 151 152 #define CONFIG_EXTRA_ENV_SETTINGS \ 153 "autoload=no\0" \ 154 "ethaddr=00:01:90:00:C0:81\0" \ 155 "dtbaddr=0x81000000\0" \ 156 "nfsroot=/opt/projects/images/vladimir/oe/devkit3250/rootfs\0" \ 157 "tftpdir=vladimir/oe/devkit3250\0" \ 158 "userargs=oops=panic\0" 159 160 /* 161 * U-Boot Commands 162 */ 163 164 /* 165 * Boot Linux 166 */ 167 #define CONFIG_CMDLINE_TAG 168 #define CONFIG_SETUP_MEMORY_TAGS 169 170 #define CONFIG_BOOTFILE "uImage" 171 #define CONFIG_BOOTARGS "console=ttyS0,115200n8" 172 #define CONFIG_LOADADDR 0x80008000 173 174 /* 175 * SPL specific defines 176 */ 177 /* SPL will be executed at offset 0 */ 178 #define CONFIG_SPL_TEXT_BASE 0x00000000 179 180 /* SPL will use SRAM as stack */ 181 #define CONFIG_SPL_STACK 0x0000FFF8 182 183 /* Use the framework and generic lib */ 184 #define CONFIG_SPL_FRAMEWORK 185 186 /* SPL will use serial */ 187 188 /* SPL loads an image from NAND */ 189 #define CONFIG_SPL_NAND_SIMPLE 190 #define CONFIG_SPL_NAND_RAW_ONLY 191 #define CONFIG_SPL_NAND_DRIVERS 192 193 #define CONFIG_SPL_NAND_ECC 194 #define CONFIG_SPL_NAND_SOFTECC 195 196 #define CONFIG_SPL_MAX_SIZE 0x20000 197 #define CONFIG_SPL_PAD_TO CONFIG_SPL_MAX_SIZE 198 199 /* U-Boot will be 0x60000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */ 200 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000 201 #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000 202 203 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 204 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 205 206 /* See common/spl/spl.c spl_set_header_raw_uboot() */ 207 #define CONFIG_SYS_MONITOR_LEN CONFIG_SYS_NAND_U_BOOT_SIZE 208 209 /* 210 * Include SoC specific configuration 211 */ 212 #include <asm/arch/config.h> 213 214 #endif /* __CONFIG_DEVKIT3250_H__*/ 215