xref: /openbmc/u-boot/include/configs/devkit3250.h (revision 1c140fd2)
1 /*
2  * Embest/Timll DevKit3250 board configuration file
3  *
4  * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 #ifndef __CONFIG_DEVKIT3250_H__
10 #define __CONFIG_DEVKIT3250_H__
11 
12 /* SoC and board defines */
13 #include <linux/sizes.h>
14 #include <asm/arch/cpu.h>
15 
16 /*
17  * Define DevKit3250 machine type by hand until it lands in mach-types
18  */
19 #define MACH_TYPE_DEVKIT3250		3697
20 #define CONFIG_MACH_TYPE		MACH_TYPE_DEVKIT3250
21 
22 #define CONFIG_SYS_ICACHE_OFF
23 #define CONFIG_SYS_DCACHE_OFF
24 #if !defined(CONFIG_SPL_BUILD)
25 #define CONFIG_SKIP_LOWLEVEL_INIT
26 #endif
27 #define CONFIG_BOARD_EARLY_INIT_F
28 
29 /*
30  * Memory configurations
31  */
32 #define CONFIG_NR_DRAM_BANKS		1
33 #define CONFIG_SYS_MALLOC_LEN		SZ_1M
34 #define CONFIG_SYS_SDRAM_BASE		EMC_DYCS0_BASE
35 #define CONFIG_SYS_SDRAM_SIZE		SZ_64M
36 #define CONFIG_SYS_TEXT_BASE		0x83F00000
37 #define CONFIG_SYS_MEMTEST_START	(CONFIG_SYS_SDRAM_BASE + SZ_32K)
38 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_TEXT_BASE - SZ_1M)
39 
40 #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + SZ_32K)
41 
42 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_SDRAM_BASE + SZ_4K \
43 					 - GENERATED_GBL_DATA_SIZE)
44 
45 /*
46  * Serial Driver
47  */
48 #define CONFIG_SYS_LPC32XX_UART		5   /* UART5 */
49 #define CONFIG_BAUDRATE			115200
50 
51 /*
52  * DMA
53  */
54 #if !defined(CONFIG_SPL_BUILD)
55 #define CONFIG_DMA_LPC32XX
56 #endif
57 
58 /*
59  * I2C
60  */
61 #define CONFIG_SYS_I2C
62 #define CONFIG_SYS_I2C_LPC32XX
63 #define CONFIG_SYS_I2C_SPEED		100000
64 
65 /*
66  * GPIO
67  */
68 #define CONFIG_LPC32XX_GPIO
69 
70 /*
71  * SSP/SPI
72  */
73 #define CONFIG_LPC32XX_SSP
74 #define CONFIG_LPC32XX_SSP_TIMEOUT	100000
75 
76 /*
77  * Ethernet
78  */
79 #define CONFIG_RMII
80 #define CONFIG_PHY_SMSC
81 #define CONFIG_LPC32XX_ETH
82 #define CONFIG_PHYLIB
83 #define CONFIG_PHY_ADDR			0x1F
84 #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
85 
86 /*
87  * NOR Flash
88  */
89 #define CONFIG_SYS_MAX_FLASH_BANKS	1
90 #define CONFIG_SYS_MAX_FLASH_SECT	71
91 #define CONFIG_SYS_FLASH_BASE		EMC_CS0_BASE
92 #define CONFIG_SYS_FLASH_SIZE		SZ_4M
93 #define CONFIG_SYS_FLASH_CFI
94 
95 /*
96  * NAND controller
97  */
98 #define CONFIG_NAND_LPC32XX_SLC
99 #define CONFIG_SYS_NAND_BASE		SLC_NAND_BASE
100 #define CONFIG_SYS_MAX_NAND_DEVICE	1
101 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
102 
103 /*
104  * NAND chip timings
105  */
106 #define CONFIG_LPC32XX_NAND_SLC_WDR_CLKS	14
107 #define CONFIG_LPC32XX_NAND_SLC_WWIDTH		66666666
108 #define CONFIG_LPC32XX_NAND_SLC_WHOLD		200000000
109 #define CONFIG_LPC32XX_NAND_SLC_WSETUP		50000000
110 #define CONFIG_LPC32XX_NAND_SLC_RDR_CLKS	14
111 #define CONFIG_LPC32XX_NAND_SLC_RWIDTH		66666666
112 #define CONFIG_LPC32XX_NAND_SLC_RHOLD		200000000
113 #define CONFIG_LPC32XX_NAND_SLC_RSETUP		50000000
114 
115 #define CONFIG_SYS_NAND_BLOCK_SIZE		0x20000
116 #define CONFIG_SYS_NAND_PAGE_SIZE		NAND_LARGE_BLOCK_PAGE_SIZE
117 #define CONFIG_SYS_NAND_USE_FLASH_BBT
118 
119 #define CONFIG_CMD_JFFS2
120 #define CONFIG_CMD_NAND
121 
122 /*
123  * USB
124  */
125 #define CONFIG_USB_OHCI_LPC32XX
126 #define CONFIG_USB_ISP1301_I2C_ADDR		0x2d
127 
128 /*
129  * U-Boot General Configurations
130  */
131 #define CONFIG_SYS_LONGHELP
132 #define CONFIG_SYS_CBSIZE		1024
133 #define CONFIG_SYS_PBSIZE		\
134 	(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
135 #define CONFIG_SYS_MAXARGS		16
136 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
137 
138 #define CONFIG_AUTO_COMPLETE
139 #define CONFIG_CMDLINE_EDITING
140 #define CONFIG_DOS_PARTITION
141 
142 /*
143  * Pass open firmware flat tree
144  */
145 
146 /*
147  * Environment
148  */
149 #define CONFIG_ENV_IS_IN_NAND		1
150 #define CONFIG_ENV_SIZE			SZ_128K
151 #define CONFIG_ENV_OFFSET		0x000A0000
152 
153 #define CONFIG_BOOTCOMMAND			\
154 	"dhcp; "				\
155 	"tftp ${loadaddr} ${serverip}:${tftpdir}/${bootfile}; "		\
156 	"tftp ${dtbaddr} ${serverip}:${tftpdir}/devkit3250.dtb; "	\
157 	"setenv nfsargs ip=dhcp root=/dev/nfs nfsroot=${serverip}:${nfsroot},tcp; "	\
158 	"setenv bootargs ${bootargs} ${nfsargs} ${userargs}; "			\
159 	"bootm ${loadaddr} - ${dtbaddr}"
160 
161 #define CONFIG_EXTRA_ENV_SETTINGS		\
162 	"autoload=no\0"				\
163 	"ethaddr=00:01:90:00:C0:81\0"		\
164 	"dtbaddr=0x81000000\0"			\
165 	"nfsroot=/opt/projects/images/vladimir/oe/devkit3250/rootfs\0"	\
166 	"tftpdir=vladimir/oe/devkit3250\0"	\
167 	"userargs=oops=panic\0"
168 
169 /*
170  * U-Boot Commands
171  */
172 
173 /*
174  * Boot Linux
175  */
176 #define CONFIG_CMDLINE_TAG
177 #define CONFIG_SETUP_MEMORY_TAGS
178 
179 #define CONFIG_BOOTFILE			"uImage"
180 #define CONFIG_BOOTARGS			"console=ttyS0,115200n8"
181 #define CONFIG_LOADADDR			0x80008000
182 
183 /*
184  * SPL specific defines
185  */
186 /* SPL will be executed at offset 0 */
187 #define CONFIG_SPL_TEXT_BASE		0x00000000
188 
189 /* SPL will use SRAM as stack */
190 #define CONFIG_SPL_STACK		0x0000FFF8
191 #define CONFIG_SPL_BOARD_INIT
192 
193 /* Use the framework and generic lib */
194 #define CONFIG_SPL_FRAMEWORK
195 
196 /* SPL will use serial */
197 
198 /* SPL loads an image from NAND */
199 #define CONFIG_SPL_NAND_SIMPLE
200 #define CONFIG_SPL_NAND_RAW_ONLY
201 #define CONFIG_SPL_NAND_DRIVERS
202 
203 #define CONFIG_SPL_NAND_ECC
204 #define CONFIG_SPL_NAND_SOFTECC
205 
206 #define CONFIG_SPL_MAX_SIZE		0x20000
207 #define CONFIG_SPL_PAD_TO		CONFIG_SPL_MAX_SIZE
208 
209 /* U-Boot will be 0x60000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
210 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x40000
211 #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x60000
212 
213 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
214 #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
215 
216 /* See common/spl/spl.c  spl_set_header_raw_uboot() */
217 #define CONFIG_SYS_MONITOR_LEN		CONFIG_SYS_NAND_U_BOOT_SIZE
218 
219 /*
220  * Include SoC specific configuration
221  */
222 #include <asm/arch/config.h>
223 
224 #endif  /* __CONFIG_DEVKIT3250_H__*/
225