1 /*
2  * Copyright (C) 2014 Stefan Roese <sr@denx.de>
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef _CONFIG_DB_MV7846MP_GP_H
8 #define _CONFIG_DB_MV7846MP_GP_H
9 
10 /*
11  * High Level Configuration Options (easy to change)
12  */
13 #define CONFIG_ARMADA_XP		/* SOC Family Name */
14 #define CONFIG_DB_784MP_GP		/* Board target name for DDR training */
15 
16 #ifdef CONFIG_SPL_BUILD
17 #define CONFIG_SKIP_LOWLEVEL_INIT	/* disable board lowlevel_init */
18 #endif
19 #define CONFIG_DISPLAY_BOARDINFO_LATE
20 
21 /*
22  * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
23  * for DDR ECC byte filling in the SPL before loading the main
24  * U-Boot into it.
25  */
26 #define	CONFIG_SYS_TEXT_BASE	0x00800000
27 #define CONFIG_SYS_TCLK		250000000	/* 250MHz */
28 
29 /*
30  * Commands configuration
31  */
32 #define CONFIG_SYS_NO_FLASH		/* Declare no flash (NOR/SPI) */
33 #define CONFIG_CMD_DHCP
34 #define CONFIG_CMD_ENV
35 #define CONFIG_CMD_I2C
36 #define CONFIG_CMD_IDE
37 #define CONFIG_CMD_NAND
38 #define CONFIG_CMD_PCI
39 #define CONFIG_CMD_PING
40 #define CONFIG_CMD_SF
41 #define CONFIG_CMD_SPI
42 #define CONFIG_CMD_TFTPPUT
43 #define CONFIG_CMD_TIME
44 
45 /* I2C */
46 #define CONFIG_SYS_I2C
47 #define CONFIG_SYS_I2C_MVTWSI
48 #define CONFIG_I2C_MVTWSI_BASE0		MVEBU_TWSI_BASE
49 #define CONFIG_SYS_I2C_SLAVE		0x0
50 #define CONFIG_SYS_I2C_SPEED		100000
51 
52 /* USB/EHCI configuration */
53 #define CONFIG_EHCI_IS_TDI
54 #define CONFIG_USB_MAX_CONTROLLER_COUNT 3
55 
56 /* SPI NOR flash default params, used by sf commands */
57 #define CONFIG_SF_DEFAULT_SPEED		1000000
58 #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_3
59 
60 /* Environment in SPI NOR flash */
61 #define CONFIG_ENV_IS_IN_SPI_FLASH
62 #define CONFIG_ENV_OFFSET		(1 << 20) /* 1MiB in */
63 #define CONFIG_ENV_SIZE			(64 << 10) /* 64KiB */
64 #define CONFIG_ENV_SECT_SIZE		(64 << 10) /* 64KiB sectors */
65 
66 #define CONFIG_PHY_MARVELL		/* there is a marvell phy */
67 #define CONFIG_PHY_ADDR			{ 0x10, 0x11, 0x12, 0x13 }
68 #define CONFIG_SYS_NETA_INTERFACE_TYPE	PHY_INTERFACE_MODE_QSGMII
69 #define PHY_ANEG_TIMEOUT	8000	/* PHY needs a longer aneg time */
70 #define CONFIG_RESET_PHY_R
71 
72 #define CONFIG_SYS_CONSOLE_INFO_QUIET	/* don't print console @ startup */
73 #define CONFIG_SYS_ALT_MEMTEST
74 
75 /* SATA support */
76 #ifdef CONFIG_CMD_IDE
77 #define __io
78 #define CONFIG_IDE_PREINIT
79 #define CONFIG_MVSATA_IDE
80 
81 /* Needs byte-swapping for ATA data register */
82 #define CONFIG_IDE_SWAP_IO
83 
84 #define CONFIG_SYS_ATA_REG_OFFSET	0x0100 /* Offset for register access */
85 #define CONFIG_SYS_ATA_DATA_OFFSET	0x0100 /* Offset for data I/O */
86 #define CONFIG_SYS_ATA_ALT_OFFSET	0x0100
87 
88 /* Each 8-bit ATA register is aligned to a 4-bytes address */
89 #define CONFIG_SYS_ATA_STRIDE		4
90 
91 /* CONFIG_CMD_IDE requires some #defines for ATA registers */
92 #define CONFIG_SYS_IDE_MAXBUS		2
93 #define CONFIG_SYS_IDE_MAXDEVICE	CONFIG_SYS_IDE_MAXBUS
94 
95 /* ATA registers base is at SATA controller base */
96 #define CONFIG_SYS_ATA_BASE_ADDR	MVEBU_AXP_SATA_BASE
97 #define CONFIG_SYS_ATA_IDE0_OFFSET	0x2000
98 #define CONFIG_SYS_ATA_IDE1_OFFSET	0x4000
99 
100 #define CONFIG_DOS_PARTITION
101 #endif /* CONFIG_CMD_IDE */
102 
103 /* PCIe support */
104 #define CONFIG_PCI
105 #define CONFIG_PCI_MVEBU
106 #define CONFIG_PCI_PNP
107 #define CONFIG_PCI_SCAN_SHOW
108 #define CONFIG_E1000	/* enable Intel E1000 support for testing */
109 
110 /* NAND */
111 #define CONFIG_SYS_NAND_USE_FLASH_BBT
112 #define CONFIG_SYS_NAND_ONFI_DETECTION
113 
114 /*
115  * mv-common.h should be defined after CMD configs since it used them
116  * to enable certain macros
117  */
118 #include "mv-common.h"
119 
120 /*
121  * Memory layout while starting into the bin_hdr via the
122  * BootROM:
123  *
124  * 0x4000.4000 - 0x4003.4000	headers space (192KiB)
125  * 0x4000.4030			bin_hdr start address
126  * 0x4003.4000 - 0x4004.7c00	BootROM memory allocations (15KiB)
127  * 0x4007.fffc			BootROM stack top
128  *
129  * The address space between 0x4007.fffc and 0x400f.fff is not locked in
130  * L2 cache thus cannot be used.
131  */
132 
133 /* SPL */
134 /* Defines for SPL */
135 #define CONFIG_SPL_FRAMEWORK
136 #define CONFIG_SPL_TEXT_BASE		0x40004030
137 #define CONFIG_SPL_MAX_SIZE		((128 << 10) - 0x4030)
138 
139 #define CONFIG_SPL_BSS_START_ADDR	(0x40000000 + (128 << 10))
140 #define CONFIG_SPL_BSS_MAX_SIZE		(16 << 10)
141 
142 #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SPL_BSS_START_ADDR + \
143 					 CONFIG_SPL_BSS_MAX_SIZE)
144 #define CONFIG_SYS_SPL_MALLOC_SIZE	(16 << 10)
145 
146 #define CONFIG_SPL_STACK		(0x40000000 + ((192 - 16) << 10))
147 #define CONFIG_SPL_BOOTROM_SAVE		(CONFIG_SPL_STACK + 4)
148 
149 #define CONFIG_SPL_LIBCOMMON_SUPPORT
150 #define CONFIG_SPL_LIBGENERIC_SUPPORT
151 #define CONFIG_SPL_SERIAL_SUPPORT
152 #define CONFIG_SPL_I2C_SUPPORT
153 
154 /* SPL related SPI defines */
155 #define CONFIG_SPL_SPI_SUPPORT
156 #define CONFIG_SPL_SPI_FLASH_SUPPORT
157 #define CONFIG_SPL_SPI_LOAD
158 #define CONFIG_SPL_SPI_BUS		0
159 #define CONFIG_SPL_SPI_CS		0
160 #define CONFIG_SYS_SPI_U_BOOT_OFFS	0x20000
161 #define CONFIG_SYS_U_BOOT_OFFS		CONFIG_SYS_SPI_U_BOOT_OFFS
162 
163 /* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
164 #define CONFIG_SYS_MVEBU_DDR_AXP
165 #define CONFIG_SPD_EEPROM		0x4e
166 
167 #endif /* _CONFIG_DB_MV7846MP_GP_H */
168