xref: /openbmc/u-boot/include/configs/da850evm.h (revision cf0bcd7d)
1 /*
2  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3  *
4  * Based on davinci_dvevm.h. Original Copyrights follow:
5  *
6  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
7  *
8  * SPDX-License-Identifier:	GPL-2.0+
9  */
10 
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13 
14 /*
15  * Board
16  */
17 #define CONFIG_DRIVER_TI_EMAC
18 /* check if direct NOR boot config is used */
19 #ifndef CONFIG_DIRECT_NOR_BOOT
20 #define CONFIG_USE_SPIFLASH
21 #endif
22 
23 /*
24 * Disable DM_* for SPL build and can be re-enabled after adding
25 * DM support in SPL
26 */
27 #ifdef CONFIG_SPL_BUILD
28 #undef CONFIG_DM_SPI
29 #undef CONFIG_DM_SPI_FLASH
30 #undef CONFIG_DM_I2C
31 #undef CONFIG_DM_I2C_COMPAT
32 #endif
33 /*
34  * SoC Configuration
35  */
36 #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
37 #define CONFIG_SYS_CLK_FREQ		clk_get(DAVINCI_ARM_CLKID)
38 #define CONFIG_SYS_OSCIN_FREQ		24000000
39 #define CONFIG_SYS_TIMERBASE		DAVINCI_TIMER0_BASE
40 #define CONFIG_SYS_HZ_CLOCK		clk_get(DAVINCI_AUXCLK_CLKID)
41 
42 #ifdef CONFIG_DIRECT_NOR_BOOT
43 #define CONFIG_ARCH_CPU_INIT
44 #define CONFIG_DA8XX_GPIO
45 #define CONFIG_SYS_DV_NOR_BOOT_CFG	(0x11)
46 #endif
47 
48 /*
49  * Memory Info
50  */
51 #define CONFIG_SYS_MALLOC_LEN	(0x10000 + 1*1024*1024) /* malloc() len */
52 #define PHYS_SDRAM_1		DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
53 #define PHYS_SDRAM_1_SIZE	(64 << 20) /* SDRAM size 64MB */
54 #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
55 
56 /* memtest start addr */
57 #define CONFIG_SYS_MEMTEST_START	(PHYS_SDRAM_1 + 0x2000000)
58 
59 /* memtest will be run on 16MB */
60 #define CONFIG_SYS_MEMTEST_END 	(PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
61 
62 #define CONFIG_NR_DRAM_BANKS	1 /* we have 1 bank of DRAM */
63 
64 #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC (	\
65 	DAVINCI_SYSCFG_SUSPSRC_TIMER0 |		\
66 	DAVINCI_SYSCFG_SUSPSRC_SPI1 |		\
67 	DAVINCI_SYSCFG_SUSPSRC_UART2 |		\
68 	DAVINCI_SYSCFG_SUSPSRC_EMAC |		\
69 	DAVINCI_SYSCFG_SUSPSRC_I2C)
70 
71 /*
72  * PLL configuration
73  */
74 
75 #define CONFIG_SYS_DA850_PLL0_PLLM     24
76 #define CONFIG_SYS_DA850_PLL1_PLLM     21
77 
78 /*
79  * DDR2 memory configuration
80  */
81 #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
82 					DV_DDR_PHY_EXT_STRBEN | \
83 					(0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
84 
85 #define CONFIG_SYS_DA850_DDR2_SDBCR (		\
86 	(1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) |	\
87 	(1 << DV_DDR_SDCR_DDREN_SHIFT) |	\
88 	(1 << DV_DDR_SDCR_SDRAMEN_SHIFT) |	\
89 	(1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) |	\
90 	(0x3 << DV_DDR_SDCR_CL_SHIFT) |		\
91 	(0x2 << DV_DDR_SDCR_IBANK_SHIFT) |	\
92 	(0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
93 
94 /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
95 #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
96 
97 #define CONFIG_SYS_DA850_DDR2_SDTIMR (		\
98 	(14 << DV_DDR_SDTMR1_RFC_SHIFT) |	\
99 	(2 << DV_DDR_SDTMR1_RP_SHIFT) |		\
100 	(2 << DV_DDR_SDTMR1_RCD_SHIFT) |	\
101 	(1 << DV_DDR_SDTMR1_WR_SHIFT) |		\
102 	(5 << DV_DDR_SDTMR1_RAS_SHIFT) |	\
103 	(8 << DV_DDR_SDTMR1_RC_SHIFT) |		\
104 	(1 << DV_DDR_SDTMR1_RRD_SHIFT) |	\
105 	(0 << DV_DDR_SDTMR1_WTR_SHIFT))
106 
107 #define CONFIG_SYS_DA850_DDR2_SDTIMR2 (		\
108 	(7 << DV_DDR_SDTMR2_RASMAX_SHIFT) |	\
109 	(0 << DV_DDR_SDTMR2_XP_SHIFT) |		\
110 	(0 << DV_DDR_SDTMR2_ODT_SHIFT) |	\
111 	(17 << DV_DDR_SDTMR2_XSNR_SHIFT) |	\
112 	(199 << DV_DDR_SDTMR2_XSRD_SHIFT) |	\
113 	(0 << DV_DDR_SDTMR2_RTP_SHIFT) |	\
114 	(0 << DV_DDR_SDTMR2_CKE_SHIFT))
115 
116 #define CONFIG_SYS_DA850_DDR2_SDRCR    0x00000494
117 #define CONFIG_SYS_DA850_DDR2_PBBPR    0x30
118 
119 /*
120  * Serial Driver info
121  */
122 
123 #if defined(CONFIG_SPL_BUILD) || defined(CONFIG_DIRECT_NOR_BOOT)
124 #define CONFIG_SYS_NS16550_SERIAL
125 #define CONFIG_SYS_NS16550_REG_SIZE	-4	/* NS16550 register size */
126 #define CONFIG_SYS_NS16550_COM1	DAVINCI_UART2_BASE /* Base address of UART2 */
127 #endif
128 #define CONFIG_SYS_NS16550_CLK	clk_get(DAVINCI_UART2_CLKID)
129 
130 #define CONFIG_SPI
131 #define CONFIG_SYS_SPI_CLK		clk_get(DAVINCI_SPI1_CLKID)
132 #ifdef CONFIG_SPL_BUILD
133 #define CONFIG_SYS_SPI_BASE		DAVINCI_SPI1_BASE
134 #define CONFIG_SF_DEFAULT_SPEED		30000000
135 #define CONFIG_ENV_SPI_MAX_HZ	CONFIG_SF_DEFAULT_SPEED
136 #endif
137 
138 #ifdef CONFIG_USE_SPIFLASH
139 #define CONFIG_SPL_SPI_LOAD
140 #define CONFIG_SYS_SPI_U_BOOT_OFFS	0x8000
141 #define CONFIG_SYS_SPI_U_BOOT_SIZE	0x40000
142 #endif
143 
144 /*
145  * I2C Configuration
146  */
147 #ifndef CONFIG_SPL_BUILD
148 #define CONFIG_SYS_I2C_DAVINCI
149 #define CONFIG_SYS_I2C_EXPANDER_ADDR   0x20
150 #endif
151 
152 /*
153  * Flash & Environment
154  */
155 #ifdef CONFIG_USE_NAND
156 #define CONFIG_NAND_DAVINCI
157 #define CONFIG_ENV_OFFSET		0x0 /* Block 0--not used by bootcode */
158 #define CONFIG_ENV_SIZE			(128 << 10)
159 #define	CONFIG_SYS_NAND_USE_FLASH_BBT
160 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
161 #define	CONFIG_SYS_NAND_PAGE_2K
162 #define CONFIG_SYS_NAND_CS		3
163 #define CONFIG_SYS_NAND_BASE		DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
164 #define CONFIG_SYS_NAND_MASK_CLE		0x10
165 #define CONFIG_SYS_NAND_MASK_ALE		0x8
166 #undef CONFIG_SYS_NAND_HW_ECC
167 #define CONFIG_SYS_MAX_NAND_DEVICE	1 /* Max number of NAND devices */
168 #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
169 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
170 #define CONFIG_SYS_NAND_PAGE_SIZE	(2 << 10)
171 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 << 10)
172 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x28000
173 #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x60000
174 #define CONFIG_SYS_NAND_U_BOOT_DST	0xc1080000
175 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_NAND_U_BOOT_DST
176 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP	(CONFIG_SYS_NAND_U_BOOT_DST - \
177 					CONFIG_SYS_NAND_U_BOOT_SIZE - \
178 					CONFIG_SYS_MALLOC_LEN -       \
179 					GENERATED_GBL_DATA_SIZE)
180 #define CONFIG_SYS_NAND_ECCPOS		{				\
181 				24, 25, 26, 27, 28, \
182 				29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
183 				39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
184 				49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
185 				59, 60, 61, 62, 63 }
186 #define CONFIG_SYS_NAND_PAGE_COUNT	64
187 #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
188 #define CONFIG_SYS_NAND_ECCSIZE		512
189 #define CONFIG_SYS_NAND_ECCBYTES	10
190 #define CONFIG_SYS_NAND_OOBSIZE		64
191 #define CONFIG_SPL_NAND_BASE
192 #define CONFIG_SPL_NAND_DRIVERS
193 #define CONFIG_SPL_NAND_ECC
194 #define CONFIG_SPL_NAND_LOAD
195 #endif
196 
197 /*
198  * Network & Ethernet Configuration
199  */
200 #ifdef CONFIG_DRIVER_TI_EMAC
201 #define CONFIG_MII
202 #define CONFIG_BOOTP_DNS2
203 #define CONFIG_BOOTP_SEND_HOSTNAME
204 #define CONFIG_NET_RETRY_COUNT	10
205 #endif
206 
207 #ifdef CONFIG_USE_NOR
208 #define CONFIG_FLASH_CFI_DRIVER
209 #define CONFIG_SYS_FLASH_CFI
210 #define CONFIG_SYS_FLASH_PROTECTION
211 #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* max number of flash banks */
212 #define CONFIG_SYS_FLASH_SECT_SZ	(128 << 10) /* 128KB */
213 #define CONFIG_ENV_OFFSET		(CONFIG_SYS_FLASH_SECT_SZ * 3)
214 #define CONFIG_ENV_SIZE			(10 << 10) /* 10KB */
215 #define CONFIG_SYS_FLASH_BASE		DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
216 #define PHYS_FLASH_SIZE			(8 << 20) /* Flash size 8MB */
217 #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
218 	       + 3)
219 #define CONFIG_ENV_SECT_SIZE		CONFIG_SYS_FLASH_SECT_SZ
220 #endif
221 
222 #ifdef CONFIG_USE_SPIFLASH
223 #define CONFIG_ENV_SIZE			(64 << 10)
224 #define CONFIG_ENV_OFFSET		(512 << 10)
225 #define CONFIG_ENV_SECT_SIZE		(64 << 10)
226 #ifdef CONFIG_SPL_BUILD
227 #undef CONFIG_SPI_FLASH_MTD
228 #endif
229 #define CONFIG_MTD_DEVICE		/* needed for mtdparts commands */
230 #define CONFIG_MTD_PARTITIONS		/* required for UBI partition support */
231 #endif
232 
233 /*
234  * U-Boot general configuration
235  */
236 #define CONFIG_MISC_INIT_R
237 #define CONFIG_BOOTFILE		"uImage" /* Boot file name */
238 #define CONFIG_SYS_CBSIZE	1024 /* Console I/O Buffer Size	*/
239 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
240 #define CONFIG_SYS_LOAD_ADDR	(PHYS_SDRAM_1 + 0x700000)
241 #define CONFIG_MX_CYCLIC
242 
243 /*
244  * Linux Information
245  */
246 #define LINUX_BOOT_PARAM_ADDR	(PHYS_SDRAM_1 + 0x100)
247 #define CONFIG_HWCONFIG		/* enable hwconfig */
248 #define CONFIG_CMDLINE_TAG
249 #define CONFIG_REVISION_TAG
250 #define CONFIG_SETUP_MEMORY_TAGS
251 
252 #define CONFIG_BOOTCOMMAND \
253 		"run envboot; " \
254 		"run mmcboot; "
255 
256 #define DEFAULT_LINUX_BOOT_ENV \
257 	"loadaddr=0xc0700000\0" \
258 	"fdtaddr=0xc0600000\0" \
259 	"scriptaddr=0xc0600000\0"
260 
261 #include <environment/ti/mmc.h>
262 
263 #define CONFIG_EXTRA_ENV_SETTINGS \
264 	DEFAULT_LINUX_BOOT_ENV \
265 	DEFAULT_MMC_TI_ARGS \
266 	"bootpart=0:2\0" \
267 	"bootdir=/boot\0" \
268 	"bootfile=zImage\0" \
269 	"fdtfile=da850-evm.dtb\0" \
270 	"boot_fdt=yes\0" \
271 	"boot_fit=0\0" \
272 	"console=ttyS2,115200n8\0" \
273 	"hwconfig=dsp:wake=yes"
274 
275 #ifdef CONFIG_CMD_BDI
276 #define CONFIG_CLOCKS
277 #endif
278 
279 #ifdef CONFIG_USE_NAND
280 #define CONFIG_MTD_DEVICE
281 #define CONFIG_MTD_PARTITIONS
282 #endif
283 
284 #if !defined(CONFIG_USE_NAND) && \
285 	!defined(CONFIG_USE_NOR) && \
286 	!defined(CONFIG_USE_SPIFLASH)
287 #define CONFIG_ENV_SIZE		(16 << 10)
288 #endif
289 
290 #ifndef CONFIG_DIRECT_NOR_BOOT
291 /* defines for SPL */
292 #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SYS_TEXT_BASE - \
293 						CONFIG_SYS_MALLOC_LEN)
294 #define CONFIG_SYS_SPL_MALLOC_SIZE	CONFIG_SYS_MALLOC_LEN
295 #define CONFIG_SPL_SPI_LOAD
296 #define CONFIG_SPL_STACK	0x8001ff00
297 #define CONFIG_SPL_TEXT_BASE	0x80000000
298 #define CONFIG_SPL_MAX_FOOTPRINT	32768
299 #define CONFIG_SPL_PAD_TO	32768
300 #endif
301 
302 /* Load U-Boot Image From MMC */
303 #ifdef CONFIG_SPL_MMC_LOAD
304 #undef CONFIG_SPL_SPI_LOAD
305 #endif
306 
307 /* additions for new relocation code, must added to all boards */
308 #define CONFIG_SYS_SDRAM_BASE		0xc0000000
309 
310 #ifdef CONFIG_DIRECT_NOR_BOOT
311 #define CONFIG_SYS_INIT_SP_ADDR		0x8001ff00
312 #else
313 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
314 					GENERATED_GBL_DATA_SIZE)
315 #endif /* CONFIG_DIRECT_NOR_BOOT */
316 
317 #include <asm/arch/hardware.h>
318 
319 #endif /* __CONFIG_H */
320