1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 /* 3 * Copyright 2009-2012 Freescale Semiconductor, Inc. 4 */ 5 6 /* 7 * Corenet DS style board configuration file 8 */ 9 #ifndef __CONFIG_H 10 #define __CONFIG_H 11 12 #include "../board/freescale/common/ics307_clk.h" 13 14 #ifdef CONFIG_RAMBOOT_PBL 15 #ifdef CONFIG_SECURE_BOOT 16 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 17 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 18 #ifdef CONFIG_NAND 19 #define CONFIG_RAMBOOT_NAND 20 #endif 21 #define CONFIG_BOOTSCRIPT_COPY_RAM 22 #else 23 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 24 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 25 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg 26 #if defined(CONFIG_TARGET_P3041DS) 27 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg 28 #elif defined(CONFIG_TARGET_P4080DS) 29 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg 30 #elif defined(CONFIG_TARGET_P5020DS) 31 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg 32 #elif defined(CONFIG_TARGET_P5040DS) 33 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg 34 #endif 35 #endif 36 #endif 37 38 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 39 /* Set 1M boot space */ 40 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 41 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 42 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 43 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 44 #endif 45 46 /* High Level Configuration Options */ 47 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 48 49 #ifndef CONFIG_RESET_VECTOR_ADDRESS 50 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 51 #endif 52 53 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 54 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 55 #define CONFIG_PCIE1 /* PCIE controller 1 */ 56 #define CONFIG_PCIE2 /* PCIE controller 2 */ 57 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 58 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 59 60 #define CONFIG_ENV_OVERWRITE 61 62 #ifndef CONFIG_MTD_NOR_FLASH 63 #else 64 #define CONFIG_FLASH_CFI_DRIVER 65 #define CONFIG_SYS_FLASH_CFI 66 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 67 #endif 68 69 #if defined(CONFIG_SPIFLASH) 70 #define CONFIG_SYS_EXTRA_ENV_RELOC 71 #define CONFIG_ENV_SPI_BUS 0 72 #define CONFIG_ENV_SPI_CS 0 73 #define CONFIG_ENV_SPI_MAX_HZ 10000000 74 #define CONFIG_ENV_SPI_MODE 0 75 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 76 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 77 #define CONFIG_ENV_SECT_SIZE 0x10000 78 #elif defined(CONFIG_SDCARD) 79 #define CONFIG_SYS_EXTRA_ENV_RELOC 80 #define CONFIG_FSL_FIXED_MMC_LOCATION 81 #define CONFIG_SYS_MMC_ENV_DEV 0 82 #define CONFIG_ENV_SIZE 0x2000 83 #define CONFIG_ENV_OFFSET (512 * 1658) 84 #elif defined(CONFIG_NAND) 85 #define CONFIG_SYS_EXTRA_ENV_RELOC 86 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 87 #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 88 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 89 #define CONFIG_ENV_ADDR 0xffe20000 90 #define CONFIG_ENV_SIZE 0x2000 91 #elif defined(CONFIG_ENV_IS_NOWHERE) 92 #define CONFIG_ENV_SIZE 0x2000 93 #else 94 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 95 #define CONFIG_ENV_SIZE 0x2000 96 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 97 #endif 98 99 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 100 101 /* 102 * These can be toggled for performance analysis, otherwise use default. 103 */ 104 #define CONFIG_SYS_CACHE_STASHING 105 #define CONFIG_BACKSIDE_L2_CACHE 106 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 107 #define CONFIG_BTB /* toggle branch predition */ 108 #define CONFIG_DDR_ECC 109 #ifdef CONFIG_DDR_ECC 110 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 111 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 112 #endif 113 114 #define CONFIG_ENABLE_36BIT_PHYS 115 116 #ifdef CONFIG_PHYS_64BIT 117 #define CONFIG_ADDR_MAP 118 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 119 #endif 120 121 #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 122 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 123 #define CONFIG_SYS_MEMTEST_END 0x00400000 124 125 /* 126 * Config the L3 Cache as L3 SRAM 127 */ 128 #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 129 #ifdef CONFIG_PHYS_64BIT 130 #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) 131 #else 132 #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 133 #endif 134 #define CONFIG_SYS_L3_SIZE (1024 << 10) 135 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 136 137 #ifdef CONFIG_PHYS_64BIT 138 #define CONFIG_SYS_DCSRBAR 0xf0000000 139 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 140 #endif 141 142 /* EEPROM */ 143 #define CONFIG_ID_EEPROM 144 #define CONFIG_SYS_I2C_EEPROM_NXID 145 #define CONFIG_SYS_EEPROM_BUS_NUM 0 146 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 147 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 148 149 /* 150 * DDR Setup 151 */ 152 #define CONFIG_VERY_BIG_RAM 153 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 154 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 155 156 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 157 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 158 159 #define CONFIG_DDR_SPD 160 161 #define CONFIG_SYS_SPD_BUS_NUM 1 162 #define SPD_EEPROM_ADDRESS1 0x51 163 #define SPD_EEPROM_ADDRESS2 0x52 164 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 165 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 166 167 /* 168 * Local Bus Definitions 169 */ 170 171 /* Set the local bus clock 1/8 of platform clock */ 172 #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 173 174 #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 175 #ifdef CONFIG_PHYS_64BIT 176 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 177 #else 178 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 179 #endif 180 181 #define CONFIG_SYS_FLASH_BR_PRELIM \ 182 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \ 183 | BR_PS_16 | BR_V) 184 #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 185 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 186 187 #define CONFIG_SYS_BR1_PRELIM \ 188 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 189 #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 190 191 #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 192 #ifdef CONFIG_PHYS_64BIT 193 #define PIXIS_BASE_PHYS 0xfffdf0000ull 194 #else 195 #define PIXIS_BASE_PHYS PIXIS_BASE 196 #endif 197 198 #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 199 #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 200 201 #define PIXIS_LBMAP_SWITCH 7 202 #define PIXIS_LBMAP_MASK 0xf0 203 #define PIXIS_LBMAP_SHIFT 4 204 #define PIXIS_LBMAP_ALTBANK 0x40 205 206 #define CONFIG_SYS_FLASH_QUIET_TEST 207 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 208 209 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 210 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 211 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 212 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 213 214 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 215 216 #if defined(CONFIG_RAMBOOT_PBL) 217 #define CONFIG_SYS_RAMBOOT 218 #endif 219 220 /* Nand Flash */ 221 #ifdef CONFIG_NAND_FSL_ELBC 222 #define CONFIG_SYS_NAND_BASE 0xffa00000 223 #ifdef CONFIG_PHYS_64BIT 224 #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 225 #else 226 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 227 #endif 228 229 #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 230 #define CONFIG_SYS_MAX_NAND_DEVICE 1 231 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 232 233 /* NAND flash config */ 234 #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 235 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 236 | BR_PS_8 /* Port Size = 8 bit */ \ 237 | BR_MS_FCM /* MSEL = FCM */ \ 238 | BR_V) /* valid */ 239 #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 240 | OR_FCM_PGS /* Large Page*/ \ 241 | OR_FCM_CSCT \ 242 | OR_FCM_CST \ 243 | OR_FCM_CHT \ 244 | OR_FCM_SCY_1 \ 245 | OR_FCM_TRLX \ 246 | OR_FCM_EHTR) 247 248 #ifdef CONFIG_NAND 249 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 250 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 251 #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 252 #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 253 #else 254 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 255 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 256 #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 257 #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 258 #endif 259 #else 260 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 261 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 262 #endif /* CONFIG_NAND_FSL_ELBC */ 263 264 #define CONFIG_SYS_FLASH_EMPTY_INFO 265 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 266 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 267 268 #define CONFIG_HWCONFIG 269 270 /* define to use L1 as initial stack */ 271 #define CONFIG_L1_INIT_RAM 272 #define CONFIG_SYS_INIT_RAM_LOCK 273 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 274 #ifdef CONFIG_PHYS_64BIT 275 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 276 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 277 /* The assembler doesn't like typecast */ 278 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 279 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 280 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 281 #else 282 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 283 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 284 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 285 #endif 286 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 287 288 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 289 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 290 291 #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 292 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 293 294 /* Serial Port - controlled on board with jumper J8 295 * open - index 2 296 * shorted - index 1 297 */ 298 #define CONFIG_SYS_NS16550_SERIAL 299 #define CONFIG_SYS_NS16550_REG_SIZE 1 300 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 301 302 #define CONFIG_SYS_BAUDRATE_TABLE \ 303 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 304 305 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 306 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 307 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 308 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 309 310 /* I2C */ 311 #define CONFIG_SYS_I2C 312 #define CONFIG_SYS_I2C_FSL 313 #define CONFIG_SYS_FSL_I2C_SPEED 400000 314 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 315 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 316 #define CONFIG_SYS_FSL_I2C2_SPEED 400000 317 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 318 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 319 320 /* 321 * RapidIO 322 */ 323 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 324 #ifdef CONFIG_PHYS_64BIT 325 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 326 #else 327 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 328 #endif 329 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 330 331 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 332 #ifdef CONFIG_PHYS_64BIT 333 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 334 #else 335 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 336 #endif 337 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 338 339 /* 340 * for slave u-boot IMAGE instored in master memory space, 341 * PHYS must be aligned based on the SIZE 342 */ 343 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 344 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 345 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 346 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 347 /* 348 * for slave UCODE and ENV instored in master memory space, 349 * PHYS must be aligned based on the SIZE 350 */ 351 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 352 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 353 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 354 355 /* slave core release by master*/ 356 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 357 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 358 359 /* 360 * SRIO_PCIE_BOOT - SLAVE 361 */ 362 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 363 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 364 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 365 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 366 #endif 367 368 /* 369 * eSPI - Enhanced SPI 370 */ 371 #define CONFIG_SF_DEFAULT_SPEED 10000000 372 #define CONFIG_SF_DEFAULT_MODE 0 373 374 /* 375 * General PCI 376 * Memory space is mapped 1-1, but I/O space must start from 0. 377 */ 378 379 /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 380 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 381 #ifdef CONFIG_PHYS_64BIT 382 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 383 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 384 #else 385 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 386 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 387 #endif 388 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 389 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 390 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 391 #ifdef CONFIG_PHYS_64BIT 392 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 393 #else 394 #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 395 #endif 396 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 397 398 /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 399 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 400 #ifdef CONFIG_PHYS_64BIT 401 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 402 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 403 #else 404 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 405 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 406 #endif 407 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 408 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 409 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 410 #ifdef CONFIG_PHYS_64BIT 411 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 412 #else 413 #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 414 #endif 415 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 416 417 /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 418 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 419 #ifdef CONFIG_PHYS_64BIT 420 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 421 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 422 #else 423 #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 424 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 425 #endif 426 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 427 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 428 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 429 #ifdef CONFIG_PHYS_64BIT 430 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 431 #else 432 #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 433 #endif 434 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 435 436 /* controller 4, Base address 203000 */ 437 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 438 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 439 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 440 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 441 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 442 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 443 444 /* Qman/Bman */ 445 #define CONFIG_SYS_BMAN_NUM_PORTALS 10 446 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 447 #ifdef CONFIG_PHYS_64BIT 448 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 449 #else 450 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 451 #endif 452 #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 453 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 454 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 455 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 456 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 457 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 458 CONFIG_SYS_BMAN_CENA_SIZE) 459 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 460 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 461 #define CONFIG_SYS_QMAN_NUM_PORTALS 10 462 #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 463 #ifdef CONFIG_PHYS_64BIT 464 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 465 #else 466 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 467 #endif 468 #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 469 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 470 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 471 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 472 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 473 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 474 CONFIG_SYS_QMAN_CENA_SIZE) 475 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 476 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 477 478 #define CONFIG_SYS_DPAA_FMAN 479 #define CONFIG_SYS_DPAA_PME 480 /* Default address of microcode for the Linux Fman driver */ 481 #if defined(CONFIG_SPIFLASH) 482 /* 483 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 484 * env, so we got 0x110000. 485 */ 486 #define CONFIG_SYS_QE_FW_IN_SPIFLASH 487 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 488 #elif defined(CONFIG_SDCARD) 489 /* 490 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 491 * about 825KB (1650 blocks), Env is stored after the image, and the env size is 492 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680. 493 */ 494 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 495 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680) 496 #elif defined(CONFIG_NAND) 497 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 498 #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE) 499 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 500 /* 501 * Slave has no ucode locally, it can fetch this from remote. When implementing 502 * in two corenet boards, slave's ucode could be stored in master's memory 503 * space, the address can be mapped from slave TLB->slave LAW-> 504 * slave SRIO or PCIE outbound window->master inbound window-> 505 * master LAW->the ucode address in master's memory space. 506 */ 507 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 508 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 509 #else 510 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 511 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 512 #endif 513 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 514 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 515 516 #ifdef CONFIG_SYS_DPAA_FMAN 517 #define CONFIG_FMAN_ENET 518 #define CONFIG_PHYLIB_10G 519 #define CONFIG_PHY_VITESSE 520 #define CONFIG_PHY_TERANETICS 521 #endif 522 523 #ifdef CONFIG_PCI 524 #define CONFIG_PCI_INDIRECT_BRIDGE 525 526 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 527 #endif /* CONFIG_PCI */ 528 529 /* SATA */ 530 #ifdef CONFIG_FSL_SATA_V2 531 #define CONFIG_SYS_SATA_MAX_DEVICE 2 532 #define CONFIG_SATA1 533 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 534 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 535 #define CONFIG_SATA2 536 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 537 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 538 539 #define CONFIG_LBA48 540 #endif 541 542 #ifdef CONFIG_FMAN_ENET 543 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 544 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 545 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 546 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 547 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 548 549 #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 550 #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 551 #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 552 #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 553 #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 554 555 #define CONFIG_SYS_TBIPA_VALUE 8 556 #define CONFIG_ETHPRIME "FM1@DTSEC1" 557 #endif 558 559 /* 560 * Environment 561 */ 562 #define CONFIG_LOADS_ECHO /* echo on for serial download */ 563 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 564 565 /* 566 * USB 567 */ 568 #define CONFIG_HAS_FSL_DR_USB 569 #define CONFIG_HAS_FSL_MPH_USB 570 571 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) 572 #define CONFIG_USB_EHCI_FSL 573 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 574 #endif 575 576 #ifdef CONFIG_MMC 577 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 578 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 579 #endif 580 581 /* 582 * Miscellaneous configurable options 583 */ 584 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 585 586 /* 587 * For booting Linux, the board info and command line data 588 * have to be in the first 64 MB of memory, since this is 589 * the maximum mapped by the Linux kernel during initialization. 590 */ 591 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 592 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 593 594 #ifdef CONFIG_CMD_KGDB 595 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 596 #endif 597 598 /* 599 * Environment Configuration 600 */ 601 #define CONFIG_ROOTPATH "/opt/nfsroot" 602 #define CONFIG_BOOTFILE "uImage" 603 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 604 605 /* default location for tftp and bootm */ 606 #define CONFIG_LOADADDR 1000000 607 608 #ifdef CONFIG_TARGET_P4080DS 609 #define __USB_PHY_TYPE ulpi 610 #else 611 #define __USB_PHY_TYPE utmi 612 #endif 613 614 #define CONFIG_EXTRA_ENV_SETTINGS \ 615 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 616 "bank_intlv=cs0_cs1;" \ 617 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 618 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 619 "netdev=eth0\0" \ 620 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 621 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 622 "tftpflash=tftpboot $loadaddr $uboot && " \ 623 "protect off $ubootaddr +$filesize && " \ 624 "erase $ubootaddr +$filesize && " \ 625 "cp.b $loadaddr $ubootaddr $filesize && " \ 626 "protect on $ubootaddr +$filesize && " \ 627 "cmp.b $loadaddr $ubootaddr $filesize\0" \ 628 "consoledev=ttyS0\0" \ 629 "ramdiskaddr=2000000\0" \ 630 "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 631 "fdtaddr=1e00000\0" \ 632 "fdtfile=p4080ds/p4080ds.dtb\0" \ 633 "bdev=sda3\0" 634 635 #define CONFIG_HDBOOT \ 636 "setenv bootargs root=/dev/$bdev rw " \ 637 "console=$consoledev,$baudrate $othbootargs;" \ 638 "tftp $loadaddr $bootfile;" \ 639 "tftp $fdtaddr $fdtfile;" \ 640 "bootm $loadaddr - $fdtaddr" 641 642 #define CONFIG_NFSBOOTCOMMAND \ 643 "setenv bootargs root=/dev/nfs rw " \ 644 "nfsroot=$serverip:$rootpath " \ 645 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 646 "console=$consoledev,$baudrate $othbootargs;" \ 647 "tftp $loadaddr $bootfile;" \ 648 "tftp $fdtaddr $fdtfile;" \ 649 "bootm $loadaddr - $fdtaddr" 650 651 #define CONFIG_RAMBOOTCOMMAND \ 652 "setenv bootargs root=/dev/ram rw " \ 653 "console=$consoledev,$baudrate $othbootargs;" \ 654 "tftp $ramdiskaddr $ramdiskfile;" \ 655 "tftp $loadaddr $bootfile;" \ 656 "tftp $fdtaddr $fdtfile;" \ 657 "bootm $loadaddr $ramdiskaddr $fdtaddr" 658 659 #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 660 661 #include <asm/fsl_secure_boot.h> 662 663 #endif /* __CONFIG_H */ 664