1 /* 2 * Copyright 2009-2012 Freescale Semiconductor, Inc. 3 * 4 * See file CREDITS for list of people who contributed to this 5 * project. 6 * 7 * This program is free software; you can redistribute it and/or 8 * modify it under the terms of the GNU General Public License as 9 * published by the Free Software Foundation; either version 2 of 10 * the License, or (at your option) any later version. 11 * 12 * This program is distributed in the hope that it will be useful, 13 * but WITHOUT ANY WARRANTY; without even the implied warranty of 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15 * GNU General Public License for more details. 16 * 17 * You should have received a copy of the GNU General Public License 18 * along with this program; if not, write to the Free Software 19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20 * MA 02111-1307 USA 21 */ 22 23 /* 24 * Corenet DS style board configuration file 25 */ 26 #ifndef __CONFIG_H 27 #define __CONFIG_H 28 29 #include "../board/freescale/common/ics307_clk.h" 30 31 #ifdef CONFIG_RAMBOOT_PBL 32 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 33 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 34 #define CONFIG_PBLPBI_CONFIG $(SRCTREE)/board/freescale/corenet_ds/pbi.cfg 35 #if defined(CONFIG_P3041DS) 36 #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p3041ds.cfg 37 #elif defined(CONFIG_P4080DS) 38 #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p4080ds.cfg 39 #elif defined(CONFIG_P5020DS) 40 #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5020ds.cfg 41 #endif 42 #endif 43 44 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 45 /* Set 1M boot space */ 46 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 47 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 48 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 49 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 50 #define CONFIG_SYS_NO_FLASH 51 #endif 52 53 /* High Level Configuration Options */ 54 #define CONFIG_BOOKE 55 #define CONFIG_E500 /* BOOKE e500 family */ 56 #define CONFIG_E500MC /* BOOKE e500mc family */ 57 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 58 #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */ 59 #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ 60 #define CONFIG_MP /* support multiple processors */ 61 62 #ifndef CONFIG_SYS_TEXT_BASE 63 #define CONFIG_SYS_TEXT_BASE 0xeff80000 64 #endif 65 66 #ifndef CONFIG_RESET_VECTOR_ADDRESS 67 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 68 #endif 69 70 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 71 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 72 #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 73 #define CONFIG_PCI /* Enable PCI/PCIE */ 74 #define CONFIG_PCIE1 /* PCIE controler 1 */ 75 #define CONFIG_PCIE2 /* PCIE controler 2 */ 76 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 77 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 78 79 #define CONFIG_SYS_SRIO 80 #define CONFIG_SRIO1 /* SRIO port 1 */ 81 #define CONFIG_SRIO2 /* SRIO port 2 */ 82 83 #define CONFIG_FSL_LAW /* Use common FSL init code */ 84 85 #define CONFIG_ENV_OVERWRITE 86 87 #ifdef CONFIG_SYS_NO_FLASH 88 #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL) 89 #define CONFIG_ENV_IS_NOWHERE 90 #endif 91 #else 92 #define CONFIG_FLASH_CFI_DRIVER 93 #define CONFIG_SYS_FLASH_CFI 94 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 95 #endif 96 97 #if defined(CONFIG_SPIFLASH) 98 #define CONFIG_SYS_EXTRA_ENV_RELOC 99 #define CONFIG_ENV_IS_IN_SPI_FLASH 100 #define CONFIG_ENV_SPI_BUS 0 101 #define CONFIG_ENV_SPI_CS 0 102 #define CONFIG_ENV_SPI_MAX_HZ 10000000 103 #define CONFIG_ENV_SPI_MODE 0 104 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 105 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 106 #define CONFIG_ENV_SECT_SIZE 0x10000 107 #elif defined(CONFIG_SDCARD) 108 #define CONFIG_SYS_EXTRA_ENV_RELOC 109 #define CONFIG_ENV_IS_IN_MMC 110 #define CONFIG_FSL_FIXED_MMC_LOCATION 111 #define CONFIG_SYS_MMC_ENV_DEV 0 112 #define CONFIG_ENV_SIZE 0x2000 113 #define CONFIG_ENV_OFFSET (512 * 1097) 114 #elif defined(CONFIG_NAND) 115 #define CONFIG_SYS_EXTRA_ENV_RELOC 116 #define CONFIG_ENV_IS_IN_NAND 117 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 118 #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 119 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 120 #define CONFIG_ENV_IS_IN_REMOTE 121 #define CONFIG_ENV_ADDR 0xffe20000 122 #define CONFIG_ENV_SIZE 0x2000 123 #elif defined(CONFIG_ENV_IS_NOWHERE) 124 #define CONFIG_ENV_SIZE 0x2000 125 #else 126 #define CONFIG_ENV_IS_IN_FLASH 127 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 128 #define CONFIG_ENV_SIZE 0x2000 129 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 130 #endif 131 132 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 133 134 /* 135 * These can be toggled for performance analysis, otherwise use default. 136 */ 137 #define CONFIG_SYS_CACHE_STASHING 138 #define CONFIG_BACKSIDE_L2_CACHE 139 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 140 #define CONFIG_BTB /* toggle branch predition */ 141 #define CONFIG_DDR_ECC 142 #ifdef CONFIG_DDR_ECC 143 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 144 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 145 #endif 146 147 #define CONFIG_ENABLE_36BIT_PHYS 148 149 #ifdef CONFIG_PHYS_64BIT 150 #define CONFIG_ADDR_MAP 151 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 152 #endif 153 154 #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 155 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 156 #define CONFIG_SYS_MEMTEST_END 0x00400000 157 #define CONFIG_SYS_ALT_MEMTEST 158 #define CONFIG_PANIC_HANG /* do not reset board on panic */ 159 160 /* 161 * Config the L3 Cache as L3 SRAM 162 */ 163 #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 164 #ifdef CONFIG_PHYS_64BIT 165 #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) 166 #else 167 #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 168 #endif 169 #define CONFIG_SYS_L3_SIZE (1024 << 10) 170 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 171 172 #ifdef CONFIG_PHYS_64BIT 173 #define CONFIG_SYS_DCSRBAR 0xf0000000 174 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 175 #endif 176 177 /* EEPROM */ 178 #define CONFIG_ID_EEPROM 179 #define CONFIG_SYS_I2C_EEPROM_NXID 180 #define CONFIG_SYS_EEPROM_BUS_NUM 0 181 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 182 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 183 184 /* 185 * DDR Setup 186 */ 187 #define CONFIG_VERY_BIG_RAM 188 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 189 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 190 191 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 192 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 193 194 #define CONFIG_DDR_SPD 195 #define CONFIG_FSL_DDR3 196 197 #define CONFIG_SYS_SPD_BUS_NUM 1 198 #define SPD_EEPROM_ADDRESS1 0x51 199 #define SPD_EEPROM_ADDRESS2 0x52 200 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 201 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 202 203 /* 204 * Local Bus Definitions 205 */ 206 207 /* Set the local bus clock 1/8 of platform clock */ 208 #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 209 210 #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 211 #ifdef CONFIG_PHYS_64BIT 212 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 213 #else 214 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 215 #endif 216 217 #define CONFIG_SYS_FLASH_BR_PRELIM \ 218 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \ 219 | BR_PS_16 | BR_V) 220 #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 221 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 222 223 #define CONFIG_SYS_BR1_PRELIM \ 224 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 225 #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 226 227 #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 228 #ifdef CONFIG_PHYS_64BIT 229 #define PIXIS_BASE_PHYS 0xfffdf0000ull 230 #else 231 #define PIXIS_BASE_PHYS PIXIS_BASE 232 #endif 233 234 #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 235 #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 236 237 #define PIXIS_LBMAP_SWITCH 7 238 #define PIXIS_LBMAP_MASK 0xf0 239 #define PIXIS_LBMAP_SHIFT 4 240 #define PIXIS_LBMAP_ALTBANK 0x40 241 242 #define CONFIG_SYS_FLASH_QUIET_TEST 243 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 244 245 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 246 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 247 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 248 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 249 250 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 251 252 #if defined(CONFIG_RAMBOOT_PBL) 253 #define CONFIG_SYS_RAMBOOT 254 #endif 255 256 /* Nand Flash */ 257 #ifdef CONFIG_NAND_FSL_ELBC 258 #define CONFIG_SYS_NAND_BASE 0xffa00000 259 #ifdef CONFIG_PHYS_64BIT 260 #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 261 #else 262 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 263 #endif 264 265 #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 266 #define CONFIG_SYS_MAX_NAND_DEVICE 1 267 #define CONFIG_MTD_NAND_VERIFY_WRITE 268 #define CONFIG_CMD_NAND 269 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 270 271 /* NAND flash config */ 272 #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 273 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 274 | BR_PS_8 /* Port Size = 8 bit */ \ 275 | BR_MS_FCM /* MSEL = FCM */ \ 276 | BR_V) /* valid */ 277 #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 278 | OR_FCM_PGS /* Large Page*/ \ 279 | OR_FCM_CSCT \ 280 | OR_FCM_CST \ 281 | OR_FCM_CHT \ 282 | OR_FCM_SCY_1 \ 283 | OR_FCM_TRLX \ 284 | OR_FCM_EHTR) 285 286 #ifdef CONFIG_NAND 287 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 288 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 289 #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 290 #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 291 #else 292 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 293 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 294 #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 295 #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 296 #endif 297 #else 298 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 299 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 300 #endif /* CONFIG_NAND_FSL_ELBC */ 301 302 #define CONFIG_SYS_FLASH_EMPTY_INFO 303 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 304 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 305 306 #define CONFIG_BOARD_EARLY_INIT_F 307 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 308 #define CONFIG_MISC_INIT_R 309 310 #define CONFIG_HWCONFIG 311 312 /* define to use L1 as initial stack */ 313 #define CONFIG_L1_INIT_RAM 314 #define CONFIG_SYS_INIT_RAM_LOCK 315 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 316 #ifdef CONFIG_PHYS_64BIT 317 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 318 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 319 /* The assembler doesn't like typecast */ 320 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 321 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 322 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 323 #else 324 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 325 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 326 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 327 #endif 328 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 329 330 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 331 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 332 333 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 334 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 335 336 /* Serial Port - controlled on board with jumper J8 337 * open - index 2 338 * shorted - index 1 339 */ 340 #define CONFIG_CONS_INDEX 1 341 #define CONFIG_SYS_NS16550 342 #define CONFIG_SYS_NS16550_SERIAL 343 #define CONFIG_SYS_NS16550_REG_SIZE 1 344 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 345 346 #define CONFIG_SYS_BAUDRATE_TABLE \ 347 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 348 349 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 350 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 351 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 352 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 353 354 /* Use the HUSH parser */ 355 #define CONFIG_SYS_HUSH_PARSER 356 357 /* pass open firmware flat tree */ 358 #define CONFIG_OF_LIBFDT 359 #define CONFIG_OF_BOARD_SETUP 360 #define CONFIG_OF_STDOUT_VIA_ALIAS 361 362 /* new uImage format support */ 363 #define CONFIG_FIT 364 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 365 366 /* I2C */ 367 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 368 #define CONFIG_HARD_I2C /* I2C with hardware support */ 369 #define CONFIG_I2C_MULTI_BUS 370 #define CONFIG_I2C_CMD_TREE 371 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 372 #define CONFIG_SYS_I2C_SLAVE 0x7F 373 #define CONFIG_SYS_I2C_OFFSET 0x118000 374 #define CONFIG_SYS_I2C2_OFFSET 0x118100 375 376 /* 377 * RapidIO 378 */ 379 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 380 #ifdef CONFIG_PHYS_64BIT 381 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 382 #else 383 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 384 #endif 385 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 386 387 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 388 #ifdef CONFIG_PHYS_64BIT 389 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 390 #else 391 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 392 #endif 393 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 394 395 /* 396 * for slave u-boot IMAGE instored in master memory space, 397 * PHYS must be aligned based on the SIZE 398 */ 399 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull 400 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull 401 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */ 402 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull 403 /* 404 * for slave UCODE and ENV instored in master memory space, 405 * PHYS must be aligned based on the SIZE 406 */ 407 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull 408 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 409 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 410 411 /* slave core release by master*/ 412 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 413 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 414 415 /* 416 * SRIO_PCIE_BOOT - SLAVE 417 */ 418 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 419 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 420 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 421 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 422 #endif 423 424 /* 425 * eSPI - Enhanced SPI 426 */ 427 #define CONFIG_FSL_ESPI 428 #define CONFIG_SPI_FLASH 429 #define CONFIG_SPI_FLASH_SPANSION 430 #define CONFIG_CMD_SF 431 #define CONFIG_SF_DEFAULT_SPEED 10000000 432 #define CONFIG_SF_DEFAULT_MODE 0 433 434 /* 435 * General PCI 436 * Memory space is mapped 1-1, but I/O space must start from 0. 437 */ 438 439 /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 440 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 441 #ifdef CONFIG_PHYS_64BIT 442 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 443 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 444 #else 445 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 446 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 447 #endif 448 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 449 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 450 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 451 #ifdef CONFIG_PHYS_64BIT 452 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 453 #else 454 #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 455 #endif 456 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 457 458 /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 459 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 460 #ifdef CONFIG_PHYS_64BIT 461 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 462 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 463 #else 464 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 465 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 466 #endif 467 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 468 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 469 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 470 #ifdef CONFIG_PHYS_64BIT 471 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 472 #else 473 #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 474 #endif 475 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 476 477 /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 478 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 479 #ifdef CONFIG_PHYS_64BIT 480 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 481 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 482 #else 483 #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 484 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 485 #endif 486 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 487 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 488 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 489 #ifdef CONFIG_PHYS_64BIT 490 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 491 #else 492 #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 493 #endif 494 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 495 496 /* controller 4, Base address 203000 */ 497 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 498 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 499 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 500 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 501 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 502 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 503 504 /* Qman/Bman */ 505 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 506 #define CONFIG_SYS_BMAN_NUM_PORTALS 10 507 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 508 #ifdef CONFIG_PHYS_64BIT 509 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 510 #else 511 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 512 #endif 513 #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 514 #define CONFIG_SYS_QMAN_NUM_PORTALS 10 515 #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 516 #ifdef CONFIG_PHYS_64BIT 517 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 518 #else 519 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 520 #endif 521 #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 522 523 #define CONFIG_SYS_DPAA_FMAN 524 #define CONFIG_SYS_DPAA_PME 525 /* Default address of microcode for the Linux Fman driver */ 526 #if defined(CONFIG_SPIFLASH) 527 /* 528 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 529 * env, so we got 0x110000. 530 */ 531 #define CONFIG_SYS_QE_FW_IN_SPIFLASH 532 #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000 533 #elif defined(CONFIG_SDCARD) 534 /* 535 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 536 * about 545KB (1089 blocks), Env is stored after the image, and the env size is 537 * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130. 538 */ 539 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 540 #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130) 541 #elif defined(CONFIG_NAND) 542 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 543 #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE) 544 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 545 /* 546 * Slave has no ucode locally, it can fetch this from remote. When implementing 547 * in two corenet boards, slave's ucode could be stored in master's memory 548 * space, the address can be mapped from slave TLB->slave LAW-> 549 * slave SRIO or PCIE outbound window->master inbound window-> 550 * master LAW->the ucode address in master's memory space. 551 */ 552 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 553 #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000 554 #else 555 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 556 #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEF000000 557 #endif 558 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 559 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 560 561 #ifdef CONFIG_SYS_DPAA_FMAN 562 #define CONFIG_FMAN_ENET 563 #define CONFIG_PHYLIB_10G 564 #define CONFIG_PHY_VITESSE 565 #define CONFIG_PHY_TERANETICS 566 #endif 567 568 #ifdef CONFIG_PCI 569 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 570 #define CONFIG_E1000 571 572 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 573 #define CONFIG_DOS_PARTITION 574 #endif /* CONFIG_PCI */ 575 576 /* SATA */ 577 #ifdef CONFIG_FSL_SATA_V2 578 #define CONFIG_LIBATA 579 #define CONFIG_FSL_SATA 580 581 #define CONFIG_SYS_SATA_MAX_DEVICE 2 582 #define CONFIG_SATA1 583 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 584 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 585 #define CONFIG_SATA2 586 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 587 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 588 589 #define CONFIG_LBA48 590 #define CONFIG_CMD_SATA 591 #define CONFIG_DOS_PARTITION 592 #define CONFIG_CMD_EXT2 593 #endif 594 595 #ifdef CONFIG_FMAN_ENET 596 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 597 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 598 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 599 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 600 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 601 602 #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 603 #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 604 #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 605 #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 606 #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 607 608 #define CONFIG_SYS_TBIPA_VALUE 8 609 #define CONFIG_MII /* MII PHY management */ 610 #define CONFIG_ETHPRIME "FM1@DTSEC1" 611 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 612 #endif 613 614 /* 615 * Environment 616 */ 617 #define CONFIG_LOADS_ECHO /* echo on for serial download */ 618 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 619 620 /* 621 * Command line configuration. 622 */ 623 #include <config_cmd_default.h> 624 625 #define CONFIG_CMD_DHCP 626 #define CONFIG_CMD_ELF 627 #define CONFIG_CMD_ERRATA 628 #define CONFIG_CMD_GREPENV 629 #define CONFIG_CMD_IRQ 630 #define CONFIG_CMD_I2C 631 #define CONFIG_CMD_MII 632 #define CONFIG_CMD_PING 633 #define CONFIG_CMD_SETEXPR 634 #define CONFIG_CMD_REGINFO 635 636 #ifdef CONFIG_PCI 637 #define CONFIG_CMD_PCI 638 #define CONFIG_CMD_NET 639 #endif 640 641 /* 642 * USB 643 */ 644 #define CONFIG_HAS_FSL_DR_USB 645 #define CONFIG_HAS_FSL_MPH_USB 646 647 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) 648 #define CONFIG_CMD_USB 649 #define CONFIG_USB_STORAGE 650 #define CONFIG_USB_EHCI 651 #define CONFIG_USB_EHCI_FSL 652 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 653 #define CONFIG_CMD_EXT2 654 #endif 655 656 #ifdef CONFIG_MMC 657 #define CONFIG_FSL_ESDHC 658 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 659 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 660 #define CONFIG_CMD_MMC 661 #define CONFIG_GENERIC_MMC 662 #define CONFIG_CMD_EXT2 663 #define CONFIG_CMD_FAT 664 #define CONFIG_DOS_PARTITION 665 #endif 666 667 /* 668 * Miscellaneous configurable options 669 */ 670 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 671 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 672 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 673 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 674 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 675 #ifdef CONFIG_CMD_KGDB 676 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 677 #else 678 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 679 #endif 680 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 681 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 682 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 683 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 684 685 /* 686 * For booting Linux, the board info and command line data 687 * have to be in the first 64 MB of memory, since this is 688 * the maximum mapped by the Linux kernel during initialization. 689 */ 690 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 691 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 692 693 #ifdef CONFIG_CMD_KGDB 694 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 695 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 696 #endif 697 698 /* 699 * Environment Configuration 700 */ 701 #define CONFIG_ROOTPATH "/opt/nfsroot" 702 #define CONFIG_BOOTFILE "uImage" 703 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 704 705 /* default location for tftp and bootm */ 706 #define CONFIG_LOADADDR 1000000 707 708 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 709 710 #define CONFIG_BAUDRATE 115200 711 712 #ifdef CONFIG_P4080DS 713 #define __USB_PHY_TYPE ulpi 714 #else 715 #define __USB_PHY_TYPE utmi 716 #endif 717 718 #define CONFIG_EXTRA_ENV_SETTINGS \ 719 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 720 "bank_intlv=cs0_cs1;" \ 721 "usb1:dr_mode=host,phy_type=" MK_STR(__USB_PHY_TYPE) "\0"\ 722 "netdev=eth0\0" \ 723 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 724 "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \ 725 "tftpflash=tftpboot $loadaddr $uboot && " \ 726 "protect off $ubootaddr +$filesize && " \ 727 "erase $ubootaddr +$filesize && " \ 728 "cp.b $loadaddr $ubootaddr $filesize && " \ 729 "protect on $ubootaddr +$filesize && " \ 730 "cmp.b $loadaddr $ubootaddr $filesize\0" \ 731 "consoledev=ttyS0\0" \ 732 "ramdiskaddr=2000000\0" \ 733 "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 734 "fdtaddr=c00000\0" \ 735 "fdtfile=p4080ds/p4080ds.dtb\0" \ 736 "bdev=sda3\0" \ 737 "c=ffe\0" 738 739 #define CONFIG_HDBOOT \ 740 "setenv bootargs root=/dev/$bdev rw " \ 741 "console=$consoledev,$baudrate $othbootargs;" \ 742 "tftp $loadaddr $bootfile;" \ 743 "tftp $fdtaddr $fdtfile;" \ 744 "bootm $loadaddr - $fdtaddr" 745 746 #define CONFIG_NFSBOOTCOMMAND \ 747 "setenv bootargs root=/dev/nfs rw " \ 748 "nfsroot=$serverip:$rootpath " \ 749 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 750 "console=$consoledev,$baudrate $othbootargs;" \ 751 "tftp $loadaddr $bootfile;" \ 752 "tftp $fdtaddr $fdtfile;" \ 753 "bootm $loadaddr - $fdtaddr" 754 755 #define CONFIG_RAMBOOTCOMMAND \ 756 "setenv bootargs root=/dev/ram rw " \ 757 "console=$consoledev,$baudrate $othbootargs;" \ 758 "tftp $ramdiskaddr $ramdiskfile;" \ 759 "tftp $loadaddr $bootfile;" \ 760 "tftp $fdtaddr $fdtfile;" \ 761 "bootm $loadaddr $ramdiskaddr $fdtaddr" 762 763 #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 764 765 #ifdef CONFIG_SECURE_BOOT 766 #include <asm/fsl_secure_boot.h> 767 #endif 768 769 #endif /* __CONFIG_H */ 770