1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 /* 3 * Copyright 2015-2016 Toradex, Inc. 4 * 5 * Configuration settings for the Toradex VF50/VF61 modules. 6 * 7 * Based on vf610twr.h: 8 * Copyright 2013 Freescale Semiconductor, Inc. 9 */ 10 11 #ifndef __CONFIG_H 12 #define __CONFIG_H 13 14 #include <asm/arch/imx-regs.h> 15 16 #define CONFIG_SYS_FSL_CLK 17 18 #define CONFIG_SKIP_LOWLEVEL_INIT 19 20 #ifdef CONFIG_CMD_FUSE 21 #define CONFIG_MXC_OCOTP 22 #endif 23 24 #ifdef CONFIG_VIDEO_FSL_DCU_FB 25 #define CONFIG_SPLASH_SCREEN_ALIGN 26 #define CONFIG_VIDEO_LOGO 27 #define CONFIG_VIDEO_BMP_LOGO 28 #define CONFIG_SYS_FSL_DCU_LE 29 30 #define CONFIG_SYS_DCU_ADDR DCU0_BASE_ADDR 31 #define DCU_LAYER_MAX_NUM 64 32 #endif 33 34 /* Size of malloc() pool */ 35 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2 * 1024 * 1024) 36 37 /* Allow to overwrite serial and ethaddr */ 38 #define CONFIG_ENV_OVERWRITE 39 40 /* NAND support */ 41 #define CONFIG_SYS_NAND_ONFI_DETECTION 42 #define CONFIG_SYS_MAX_NAND_DEVICE 1 43 #define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR 44 45 /* Dynamic MTD partition support */ 46 47 #define CONFIG_SYS_FSL_ESDHC_ADDR 0 48 #define CONFIG_SYS_FSL_ESDHC_NUM 1 49 50 #define CONFIG_FEC_MXC 51 #define IMX_FEC_BASE ENET1_BASE_ADDR 52 #define CONFIG_FEC_XCV_TYPE RMII 53 #define CONFIG_FEC_MXC_PHYADDR 0 54 55 #define CONFIG_IPADDR 192.168.10.2 56 #define CONFIG_NETMASK 255.255.255.0 57 #define CONFIG_SERVERIP 192.168.10.1 58 59 #define CONFIG_LOADADDR 0x80008000 60 #define CONFIG_FDTADDR 0x84000000 61 62 /* We boot from the gfxRAM area of the OCRAM. */ 63 #define CONFIG_BOARD_SIZE_LIMIT 520192 64 65 #define SD_BOOTCMD \ 66 "sdargs=root=/dev/mmcblk0p2 rw rootwait\0" \ 67 "sdboot=run setup; setenv bootargs ${defargs} ${sdargs} ${mtdparts} " \ 68 "${setupargs} ${vidargs}; echo Booting from MMC/SD card...; " \ 69 "load mmc 0:2 ${kernel_addr_r} /boot/${kernel_file} && " \ 70 "load mmc 0:2 ${fdt_addr_r} /boot/${soc}-colibri-${fdt_board}.dtb && " \ 71 "run fdt_fixup && bootz ${kernel_addr_r} - ${fdt_addr_r}\0" \ 72 73 #define NFS_BOOTCMD \ 74 "nfsargs=ip=:::::eth0: root=/dev/nfs\0" \ 75 "nfsboot=run setup; " \ 76 "setenv bootargs ${defargs} ${nfsargs} ${mtdparts} " \ 77 "${setupargs} ${vidargs}; echo Booting from NFS...;" \ 78 "dhcp ${kernel_addr_r} && " \ 79 "tftp ${fdt_addr_r} ${soc}-colibri-${fdt_board}.dtb && " \ 80 "run fdt_fixup && bootz ${kernel_addr_r} - ${fdt_addr_r}\0" \ 81 82 #define UBI_BOOTCMD \ 83 "ubiargs=ubi.mtd=ubi root=ubi0:rootfs rootfstype=ubifs " \ 84 "ubi.fm_autoconvert=1\0" \ 85 "ubiboot=run setup; " \ 86 "setenv bootargs ${defargs} ${ubiargs} ${mtdparts} " \ 87 "${setupargs} ${vidargs}; echo Booting from NAND...; " \ 88 "ubi part ubi && " \ 89 "ubi read ${kernel_addr_r} kernel && " \ 90 "ubi read ${fdt_addr_r} dtb && " \ 91 "run fdt_fixup && bootz ${kernel_addr_r} - ${fdt_addr_r}\0" \ 92 93 #define CONFIG_BOOTCOMMAND "run ubiboot; run sdboot; run nfsboot" 94 95 #define DFU_ALT_NAND_INFO "vf-bcb part 0,1;u-boot part 0,2;ubi part 0,4" 96 97 #define CONFIG_EXTRA_ENV_SETTINGS \ 98 "kernel_addr_r=0x82000000\0" \ 99 "fdt_addr_r=0x84000000\0" \ 100 "kernel_file=zImage\0" \ 101 "fdt_file=${soc}-colibri-${fdt_board}.dtb\0" \ 102 "fdt_board=eval-v3\0" \ 103 "fdt_fixup=;\0" \ 104 "defargs=\0" \ 105 "console=ttyLP0\0" \ 106 "setup=setenv setupargs " \ 107 "console=tty1 console=${console}" \ 108 ",${baudrate}n8 ${memargs}\0" \ 109 "setsdupdate=mmc rescan && set interface mmc && " \ 110 "fatload ${interface} 0:1 ${loadaddr} flash_blk.img && " \ 111 "source ${loadaddr}\0" \ 112 "setusbupdate=usb start && set interface usb && " \ 113 "fatload ${interface} 0:1 ${loadaddr} flash_blk.img && " \ 114 "source ${loadaddr}\0" \ 115 "setupdate=run setsdupdate || run setusbupdate\0" \ 116 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \ 117 "dfu_alt_info=" DFU_ALT_NAND_INFO "\0" \ 118 "video-mode=dcufb:640x480-16@60,monitor=lcd\0" \ 119 "splashpos=m,m\0" \ 120 SD_BOOTCMD \ 121 NFS_BOOTCMD \ 122 UBI_BOOTCMD 123 124 /* Miscellaneous configurable options */ 125 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 126 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 127 128 #define CONFIG_SYS_MEMTEST_START 0x80010000 129 #define CONFIG_SYS_MEMTEST_END 0x87C00000 130 131 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR 132 #define CONFIG_SYS_HZ 1000 133 134 /* Physical memory map */ 135 #define PHYS_SDRAM (0x80000000) 136 #define PHYS_SDRAM_SIZE (256 * 1024 * 1024) 137 138 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM 139 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR 140 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE 141 142 #define CONFIG_SYS_INIT_SP_OFFSET \ 143 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 144 #define CONFIG_SYS_INIT_SP_ADDR \ 145 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 146 147 /* Environment organization */ 148 149 #ifdef CONFIG_ENV_IS_IN_MMC 150 #define CONFIG_SYS_MMC_ENV_DEV 0 151 #define CONFIG_ENV_OFFSET (12 * 64 * 1024) 152 #define CONFIG_ENV_SIZE (8 * 1024) 153 #endif 154 155 #ifdef CONFIG_ENV_IS_IN_NAND 156 #define CONFIG_ENV_SIZE (64 * 2048) 157 #define CONFIG_ENV_RANGE (4 * 64 * 2048) 158 #define CONFIG_ENV_OFFSET (12 * 64 * 2048) 159 #endif 160 161 /* USB Host Support */ 162 #define CONFIG_USB_EHCI_VF 163 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 164 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 165 166 /* USB DFU */ 167 #define CONFIG_SYS_DFU_DATA_BUF_SIZE (1024 * 1024) 168 169 /* USB Storage */ 170 171 #endif /* __CONFIG_H */ 172