1 /* 2 * (C) Copyright 2011 CompuLab, Ltd. 3 * Mike Rapoport <mike@compulab.co.il> 4 * Igor Grinberg <grinberg@compulab.co.il> 5 * 6 * Based on omap3_beagle.h 7 * (C) Copyright 2006-2008 8 * Texas Instruments. 9 * Richard Woodruff <r-woodruff2@ti.com> 10 * Syed Mohammed Khasim <x0khasim@ti.com> 11 * 12 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards 13 * 14 * SPDX-License-Identifier: GPL-2.0+ 15 */ 16 17 #ifndef __CONFIG_H 18 #define __CONFIG_H 19 20 #define CONFIG_SYS_CACHELINE_SIZE 64 21 22 /* 23 * High Level Configuration Options 24 */ 25 #define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */ 26 27 #define CONFIG_SDRC /* The chip has SDRC controller */ 28 29 #include <asm/arch/cpu.h> /* get chip and board defs */ 30 #include <asm/arch/omap.h> 31 32 /* Clock Defines */ 33 #define V_OSCK 26000000 /* Clock output from T2 */ 34 #define V_SCLK (V_OSCK >> 1) 35 36 #define CONFIG_MISC_INIT_R 37 38 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 39 #define CONFIG_SETUP_MEMORY_TAGS 40 #define CONFIG_INITRD_TAG 41 #define CONFIG_REVISION_TAG 42 #define CONFIG_SERIAL_TAG 43 44 /* 45 * Size of malloc() pool 46 */ 47 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */ 48 /* Sector */ 49 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 50 51 /* 52 * Hardware drivers 53 */ 54 55 /* 56 * NS16550 Configuration 57 */ 58 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 59 60 #define CONFIG_SYS_NS16550_SERIAL 61 #define CONFIG_SYS_NS16550_REG_SIZE (-4) 62 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 63 64 /* 65 * select serial console configuration 66 */ 67 #define CONFIG_CONS_INDEX 3 68 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 69 #define CONFIG_SERIAL3 3 /* UART3 */ 70 71 /* allow to overwrite serial and ethaddr */ 72 #define CONFIG_ENV_OVERWRITE 73 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 74 115200} 75 76 /* USB */ 77 #define CONFIG_USB_OMAP3 78 #define CONFIG_USB_MUSB_UDC 79 #define CONFIG_TWL4030_USB 80 81 /* USB device configuration */ 82 #define CONFIG_USB_DEVICE 83 #define CONFIG_USB_TTY 84 85 /* commands to include */ 86 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ 87 #define CONFIG_MTD_PARTITIONS 88 #define MTDIDS_DEFAULT "nand0=nand" 89 #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\ 90 "1920k(u-boot),256k(u-boot-env),"\ 91 "4m(kernel),-(fs)" 92 93 #define CONFIG_SYS_I2C 94 #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 95 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 96 #define CONFIG_SYS_I2C_OMAP34XX 97 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 98 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 99 #define CONFIG_SYS_I2C_EEPROM_BUS 0 100 #define CONFIG_I2C_MULTI_BUS 101 102 /* 103 * TWL4030 104 */ 105 #define CONFIG_TWL4030_LED 106 107 /* 108 * Board NAND Info. 109 */ 110 #define CONFIG_NAND_OMAP_GPMC 111 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 112 /* to access nand */ 113 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 114 /* to access nand at */ 115 /* CS0 */ 116 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 117 /* devices */ 118 119 /* Environment information */ 120 #define CONFIG_EXTRA_ENV_SETTINGS \ 121 "loadaddr=0x82000000\0" \ 122 "usbtty=cdc_acm\0" \ 123 "console=ttyO2,115200n8\0" \ 124 "mpurate=500\0" \ 125 "vram=12M\0" \ 126 "dvimode=1024x768MR-16@60\0" \ 127 "defaultdisplay=dvi\0" \ 128 "mmcdev=0\0" \ 129 "mmcroot=/dev/mmcblk0p2 rw\0" \ 130 "mmcrootfstype=ext4 rootwait\0" \ 131 "nandroot=/dev/mtdblock4 rw\0" \ 132 "nandrootfstype=ubifs\0" \ 133 "mmcargs=setenv bootargs console=${console} " \ 134 "mpurate=${mpurate} " \ 135 "vram=${vram} " \ 136 "omapfb.mode=dvi:${dvimode} " \ 137 "omapdss.def_disp=${defaultdisplay} " \ 138 "root=${mmcroot} " \ 139 "rootfstype=${mmcrootfstype}\0" \ 140 "nandargs=setenv bootargs console=${console} " \ 141 "mpurate=${mpurate} " \ 142 "vram=${vram} " \ 143 "omapfb.mode=dvi:${dvimode} " \ 144 "omapdss.def_disp=${defaultdisplay} " \ 145 "root=${nandroot} " \ 146 "rootfstype=${nandrootfstype}\0" \ 147 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 148 "bootscript=echo Running bootscript from mmc ...; " \ 149 "source ${loadaddr}\0" \ 150 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 151 "mmcboot=echo Booting from mmc ...; " \ 152 "run mmcargs; " \ 153 "bootm ${loadaddr}\0" \ 154 "nandboot=echo Booting from nand ...; " \ 155 "run nandargs; " \ 156 "nand read ${loadaddr} 2a0000 400000; " \ 157 "bootm ${loadaddr}\0" \ 158 159 #define CONFIG_BOOTCOMMAND \ 160 "mmc dev ${mmcdev}; if mmc rescan; then " \ 161 "if run loadbootscript; then " \ 162 "run bootscript; " \ 163 "else " \ 164 "if run loaduimage; then " \ 165 "run mmcboot; " \ 166 "else run nandboot; " \ 167 "fi; " \ 168 "fi; " \ 169 "else run nandboot; fi" 170 171 /* 172 * Miscellaneous configurable options 173 */ 174 #define CONFIG_AUTO_COMPLETE 175 #define CONFIG_CMDLINE_EDITING 176 #define CONFIG_TIMESTAMP 177 #define CONFIG_SYS_AUTOLOAD "no" 178 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 179 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 180 /* Print Buffer Size */ 181 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 182 sizeof(CONFIG_SYS_PROMPT) + 16) 183 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 184 /* Boot Argument Buffer Size */ 185 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 186 187 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */ 188 /* works on */ 189 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 190 0x01F00000) /* 31MB */ 191 192 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */ 193 /* load address */ 194 195 /* 196 * OMAP3 has 12 GP timers, they can be driven by the system clock 197 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 198 * This rate is divided by a local divisor. 199 */ 200 #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) 201 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 202 203 /*----------------------------------------------------------------------- 204 * Physical Memory Map 205 */ 206 #define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */ 207 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 208 209 /*----------------------------------------------------------------------- 210 * FLASH and environment organization 211 */ 212 213 /* **** PISMO SUPPORT *** */ 214 /* Monitor at start of flash */ 215 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 216 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 217 218 #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 219 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 220 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 221 222 #if defined(CONFIG_CMD_NET) 223 #define CONFIG_SMC911X 224 #define CONFIG_SMC911X_32_BIT 225 #define CM_T3X_SMC911X_BASE 0x2C000000 226 #define SB_T35_SMC911X_BASE (CM_T3X_SMC911X_BASE + (16 << 20)) 227 #define CONFIG_SMC911X_BASE CM_T3X_SMC911X_BASE 228 #endif /* (CONFIG_CMD_NET) */ 229 230 /* additions for new relocation code, must be added to all boards */ 231 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 232 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 233 #define CONFIG_SYS_INIT_RAM_SIZE 0x800 234 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 235 CONFIG_SYS_INIT_RAM_SIZE - \ 236 GENERATED_GBL_DATA_SIZE) 237 238 /* Status LED */ 239 #define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */ 240 241 #define CONFIG_SPLASHIMAGE_GUARD 242 243 /* Display Configuration */ 244 #define CONFIG_VIDEO_OMAP3 245 #define LCD_BPP LCD_COLOR16 246 247 #define CONFIG_SPLASH_SCREEN 248 #define CONFIG_SPLASH_SOURCE 249 #define CONFIG_BMP_16BPP 250 #define CONFIG_SCF0403_LCD 251 252 #define CONFIG_OMAP3_SPI 253 254 /* Defines for SPL */ 255 #define CONFIG_SPL_FRAMEWORK 256 #define CONFIG_SPL_NAND_SIMPLE 257 258 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 259 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 260 261 #define CONFIG_SPL_NAND_BASE 262 #define CONFIG_SPL_NAND_DRIVERS 263 #define CONFIG_SPL_NAND_ECC 264 #define CONFIG_SPL_OMAP3_ID_NAND 265 #define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds" 266 267 /* NAND boot config */ 268 #define CONFIG_SYS_NAND_5_ADDR_CYCLE 269 #define CONFIG_SYS_NAND_PAGE_COUNT 64 270 #define CONFIG_SYS_NAND_PAGE_SIZE 2048 271 #define CONFIG_SYS_NAND_OOBSIZE 64 272 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 273 #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 274 /* 275 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip: 276 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT 277 */ 278 #define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \ 279 10, 11, 12 } 280 #define CONFIG_SYS_NAND_ECCSIZE 512 281 #define CONFIG_SYS_NAND_ECCBYTES 3 282 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW 283 284 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 285 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 286 287 #define CONFIG_SPL_TEXT_BASE 0x40200800 288 #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \ 289 CONFIG_SPL_TEXT_BASE) 290 291 /* 292 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the 293 * older x-loader implementations. And move the BSS area so that it 294 * doesn't overlap with TEXT_BASE. 295 */ 296 #define CONFIG_SYS_TEXT_BASE 0x80008000 297 #define CONFIG_SPL_BSS_START_ADDR 0x80100000 298 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */ 299 300 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 301 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 302 303 /* EEPROM */ 304 #define CONFIG_ENV_EEPROM_IS_ON_I2C 305 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 306 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 307 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 308 #define CONFIG_SYS_EEPROM_SIZE 256 309 310 #endif /* __CONFIG_H */ 311