xref: /openbmc/u-boot/include/configs/cm_t35.h (revision 58008cba)
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * (C) Copyright 2011 CompuLab, Ltd.
4  * Mike Rapoport <mike@compulab.co.il>
5  * Igor Grinberg <grinberg@compulab.co.il>
6  *
7  * Based on omap3_beagle.h
8  * (C) Copyright 2006-2008
9  * Texas Instruments.
10  * Richard Woodruff <r-woodruff2@ti.com>
11  * Syed Mohammed Khasim <x0khasim@ti.com>
12  *
13  * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
14  */
15 
16 #ifndef __CONFIG_H
17 #define __CONFIG_H
18 
19 #define CONFIG_SYS_CACHELINE_SIZE	64
20 
21 /*
22  * High Level Configuration Options
23  */
24 #define CONFIG_CM_T3X	/* working with CM-T35 and CM-T3730 */
25 
26 #include <asm/arch/cpu.h>		/* get chip and board defs */
27 #include <asm/arch/omap.h>
28 
29 /* Clock Defines */
30 #define V_OSCK			26000000	/* Clock output from T2 */
31 #define V_SCLK			(V_OSCK >> 1)
32 
33 #define CONFIG_MISC_INIT_R
34 
35 #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
36 #define CONFIG_SETUP_MEMORY_TAGS
37 #define CONFIG_INITRD_TAG
38 #define CONFIG_REVISION_TAG
39 #define CONFIG_SERIAL_TAG
40 
41 /*
42  * Size of malloc() pool
43  */
44 #define CONFIG_ENV_SIZE		(16 << 10)	/* 16 KiB */
45 					/* Sector */
46 #define CONFIG_SYS_MALLOC_LEN	(CONFIG_ENV_SIZE + (128 << 10))
47 
48 /*
49  * Hardware drivers
50  */
51 
52 /*
53  * NS16550 Configuration
54  */
55 #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
56 
57 #define CONFIG_SYS_NS16550_SERIAL
58 #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
59 #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
60 
61 /*
62  * select serial console configuration
63  */
64 #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
65 #define CONFIG_SERIAL3			3	/* UART3 */
66 
67 /* allow to overwrite serial and ethaddr */
68 #define CONFIG_ENV_OVERWRITE
69 #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
70 					115200}
71 
72 /* USB device configuration */
73 #define CONFIG_USB_DEVICE
74 #define CONFIG_USB_TTY
75 
76 /* commands to include */
77 
78 #define CONFIG_SYS_I2C
79 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
80 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
81 #define CONFIG_SYS_I2C_EEPROM_BUS	0
82 #define CONFIG_I2C_MULTI_BUS
83 
84 /*
85  * TWL4030
86  */
87 #define CONFIG_TWL4030_LED
88 
89 /*
90  * Board NAND Info.
91  */
92 #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
93 							/* to access nand */
94 #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
95 							/* to access nand at */
96 							/* CS0 */
97 #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
98 							/* devices */
99 
100 /* Environment information */
101 #define CONFIG_EXTRA_ENV_SETTINGS \
102 	"loadaddr=0x82000000\0" \
103 	"usbtty=cdc_acm\0" \
104 	"console=ttyO2,115200n8\0" \
105 	"mpurate=500\0" \
106 	"vram=12M\0" \
107 	"dvimode=1024x768MR-16@60\0" \
108 	"defaultdisplay=dvi\0" \
109 	"mmcdev=0\0" \
110 	"mmcroot=/dev/mmcblk0p2 rw\0" \
111 	"mmcrootfstype=ext4 rootwait\0" \
112 	"nandroot=/dev/mtdblock4 rw\0" \
113 	"nandrootfstype=ubifs\0" \
114 	"mmcargs=setenv bootargs console=${console} " \
115 		"mpurate=${mpurate} " \
116 		"vram=${vram} " \
117 		"omapfb.mode=dvi:${dvimode} " \
118 		"omapdss.def_disp=${defaultdisplay} " \
119 		"root=${mmcroot} " \
120 		"rootfstype=${mmcrootfstype}\0" \
121 	"nandargs=setenv bootargs console=${console} " \
122 		"mpurate=${mpurate} " \
123 		"vram=${vram} " \
124 		"omapfb.mode=dvi:${dvimode} " \
125 		"omapdss.def_disp=${defaultdisplay} " \
126 		"root=${nandroot} " \
127 		"rootfstype=${nandrootfstype}\0" \
128 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
129 	"bootscript=echo Running bootscript from mmc ...; " \
130 		"source ${loadaddr}\0" \
131 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
132 	"mmcboot=echo Booting from mmc ...; " \
133 		"run mmcargs; " \
134 		"bootm ${loadaddr}\0" \
135 	"nandboot=echo Booting from nand ...; " \
136 		"run nandargs; " \
137 		"nand read ${loadaddr} 2a0000 400000; " \
138 		"bootm ${loadaddr}\0" \
139 
140 #define CONFIG_BOOTCOMMAND \
141 	"mmc dev ${mmcdev}; if mmc rescan; then " \
142 		"if run loadbootscript; then " \
143 			"run bootscript; " \
144 		"else " \
145 			"if run loaduimage; then " \
146 				"run mmcboot; " \
147 			"else run nandboot; " \
148 			"fi; " \
149 		"fi; " \
150 	"else run nandboot; fi"
151 
152 /*
153  * Miscellaneous configurable options
154  */
155 #define CONFIG_TIMESTAMP
156 #define CONFIG_SYS_AUTOLOAD		"no"
157 
158 #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)	/* memtest */
159 								/* works on */
160 #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
161 					0x01F00000) /* 31MB */
162 
163 #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0)	/* default */
164 							/* load address */
165 
166 /*
167  * OMAP3 has 12 GP timers, they can be driven by the system clock
168  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
169  * This rate is divided by a local divisor.
170  */
171 #define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
172 #define CONFIG_SYS_PTV			2       /* Divisor: 2^(PTV+1) => 8 */
173 
174 /*-----------------------------------------------------------------------
175  * Physical Memory Map
176  */
177 #define CONFIG_NR_DRAM_BANKS	1	/* CS1 is never populated */
178 #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
179 
180 /*-----------------------------------------------------------------------
181  * FLASH and environment organization
182  */
183 
184 /* **** PISMO SUPPORT *** */
185 /* Monitor at start of flash */
186 #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
187 #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
188 
189 #define CONFIG_ENV_OFFSET		0x260000
190 #define CONFIG_ENV_ADDR			0x260000
191 
192 /* additions for new relocation code, must be added to all boards */
193 #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
194 #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
195 #define CONFIG_SYS_INIT_RAM_SIZE	0x800
196 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR +	\
197 					 CONFIG_SYS_INIT_RAM_SIZE -	\
198 					 GENERATED_GBL_DATA_SIZE)
199 
200 /* Status LED */
201 #define GREEN_LED_GPIO			186 /* CM-T35 Green LED is GPIO186 */
202 
203 #define CONFIG_SPLASHIMAGE_GUARD
204 
205 /* Display Configuration */
206 #define CONFIG_VIDEO_OMAP3
207 #define LCD_BPP		LCD_COLOR16
208 
209 #define CONFIG_SPLASH_SCREEN
210 #define CONFIG_SPLASH_SOURCE
211 #define CONFIG_BMP_16BPP
212 #define CONFIG_SCF0403_LCD
213 
214 /* Defines for SPL */
215 
216 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION	1
217 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME	"u-boot.img"
218 
219 #define CONFIG_SPL_NAND_BASE
220 #define CONFIG_SPL_NAND_DRIVERS
221 #define CONFIG_SPL_NAND_ECC
222 
223 /* NAND boot config */
224 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
225 #define CONFIG_SYS_NAND_PAGE_COUNT	64
226 #define CONFIG_SYS_NAND_PAGE_SIZE	2048
227 #define CONFIG_SYS_NAND_OOBSIZE		64
228 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
229 #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
230 /*
231  * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
232  * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
233  */
234 #define CONFIG_SYS_NAND_ECCPOS		{ 1, 2, 3, 4, 5, 6, 7, 8, 9, \
235 					 10, 11, 12 }
236 #define CONFIG_SYS_NAND_ECCSIZE		512
237 #define CONFIG_SYS_NAND_ECCBYTES	3
238 #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_HAM1_CODE_HW
239 
240 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
241 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000
242 
243 #define CONFIG_SPL_TEXT_BASE		0x40200800
244 #define CONFIG_SPL_MAX_SIZE		(SRAM_SCRATCH_SPACE_ADDR - \
245 					 CONFIG_SPL_TEXT_BASE)
246 
247 /*
248  * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
249  * older x-loader implementations. And move the BSS area so that it
250  * doesn't overlap with TEXT_BASE.
251  */
252 #define CONFIG_SPL_BSS_START_ADDR	0x80100000
253 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000		/* 512 KB */
254 
255 #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
256 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
257 
258 /* EEPROM */
259 #define CONFIG_ENV_EEPROM_IS_ON_I2C
260 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
261 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	4
262 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	5
263 #define CONFIG_SYS_EEPROM_SIZE			256
264 
265 #endif /* __CONFIG_H */
266