xref: /openbmc/u-boot/include/configs/cm_t35.h (revision 3e51b7c8)
136b4e2ddSMike Rapoport /*
29fc376beSNikita Kiryanov  * (C) Copyright 2011 CompuLab, Ltd.
336b4e2ddSMike Rapoport  * Mike Rapoport <mike@compulab.co.il>
4dccd9a0bSIgor Grinberg  * Igor Grinberg <grinberg@compulab.co.il>
536b4e2ddSMike Rapoport  *
636b4e2ddSMike Rapoport  * Based on omap3_beagle.h
736b4e2ddSMike Rapoport  * (C) Copyright 2006-2008
836b4e2ddSMike Rapoport  * Texas Instruments.
936b4e2ddSMike Rapoport  * Richard Woodruff <r-woodruff2@ti.com>
1036b4e2ddSMike Rapoport  * Syed Mohammed Khasim <x0khasim@ti.com>
1136b4e2ddSMike Rapoport  *
12b65a77a8SIgor Grinberg  * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
1336b4e2ddSMike Rapoport  *
141a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
1536b4e2ddSMike Rapoport  */
1636b4e2ddSMike Rapoport 
1736b4e2ddSMike Rapoport #ifndef __CONFIG_H
1836b4e2ddSMike Rapoport #define __CONFIG_H
1936b4e2ddSMike Rapoport 
2036b4e2ddSMike Rapoport /*
2136b4e2ddSMike Rapoport  * High Level Configuration Options
2236b4e2ddSMike Rapoport  */
239fc376beSNikita Kiryanov #define CONFIG_OMAP	/* in a TI OMAP core */
249fc376beSNikita Kiryanov #define CONFIG_OMAP34XX	/* which is a 34XX */
25308252adSMarek Vasut #define CONFIG_OMAP_GPIO
265b28f204SNikita Kiryanov #define CONFIG_CMD_GPIO
279fc376beSNikita Kiryanov #define CONFIG_CM_T3X	/* working with CM-T35 and CM-T3730 */
28806d2792SLokesh Vutla #define CONFIG_OMAP_COMMON
2936b4e2ddSMike Rapoport 
3036b4e2ddSMike Rapoport #define CONFIG_SDRC	/* The chip has SDRC controller */
3136b4e2ddSMike Rapoport 
3236b4e2ddSMike Rapoport #include <asm/arch/cpu.h>		/* get chip and board defs */
3336b4e2ddSMike Rapoport #include <asm/arch/omap3.h>
3436b4e2ddSMike Rapoport 
3536b4e2ddSMike Rapoport /*
3636b4e2ddSMike Rapoport  * Display CPU and Board information
3736b4e2ddSMike Rapoport  */
389fc376beSNikita Kiryanov #define CONFIG_DISPLAY_CPUINFO
399fc376beSNikita Kiryanov #define CONFIG_DISPLAY_BOARDINFO
4036b4e2ddSMike Rapoport 
4136b4e2ddSMike Rapoport /* Clock Defines */
4236b4e2ddSMike Rapoport #define V_OSCK			26000000	/* Clock output from T2 */
4336b4e2ddSMike Rapoport #define V_SCLK			(V_OSCK >> 1)
4436b4e2ddSMike Rapoport 
4536b4e2ddSMike Rapoport #define CONFIG_MISC_INIT_R
4636b4e2ddSMike Rapoport 
4736b4e2ddSMike Rapoport #define CONFIG_OF_LIBFDT		1
4836b4e2ddSMike Rapoport /*
4936b4e2ddSMike Rapoport  * The early kernel mapping on ARM currently only maps from the base of DRAM
5036b4e2ddSMike Rapoport  * to the end of the kernel image.  The kernel is loaded at DRAM base + 0x8000.
5136b4e2ddSMike Rapoport  * The early kernel pagetable uses DRAM base + 0x4000 to DRAM base + 0x8000,
5236b4e2ddSMike Rapoport  * so that leaves DRAM base to DRAM base + 0x4000 available.
5336b4e2ddSMike Rapoport  */
5436b4e2ddSMike Rapoport #define CONFIG_SYS_BOOTMAPSZ	        0x4000
5536b4e2ddSMike Rapoport 
569fc376beSNikita Kiryanov #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
579fc376beSNikita Kiryanov #define CONFIG_SETUP_MEMORY_TAGS
589fc376beSNikita Kiryanov #define CONFIG_INITRD_TAG
599fc376beSNikita Kiryanov #define CONFIG_REVISION_TAG
6082309250SNikita Kiryanov #define CONFIG_SERIAL_TAG
6136b4e2ddSMike Rapoport 
6236b4e2ddSMike Rapoport /*
6336b4e2ddSMike Rapoport  * Size of malloc() pool
6436b4e2ddSMike Rapoport  */
65390cdcdaSIgor Grinberg #define CONFIG_ENV_SIZE		(16 << 10)	/* 16 KiB */
6636b4e2ddSMike Rapoport 					/* Sector */
6736b4e2ddSMike Rapoport #define CONFIG_SYS_MALLOC_LEN	(CONFIG_ENV_SIZE + (128 << 10))
6836b4e2ddSMike Rapoport 
6936b4e2ddSMike Rapoport /*
7036b4e2ddSMike Rapoport  * Hardware drivers
7136b4e2ddSMike Rapoport  */
7236b4e2ddSMike Rapoport 
7336b4e2ddSMike Rapoport /*
7436b4e2ddSMike Rapoport  * NS16550 Configuration
7536b4e2ddSMike Rapoport  */
7636b4e2ddSMike Rapoport #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
7736b4e2ddSMike Rapoport 
7836b4e2ddSMike Rapoport #define CONFIG_SYS_NS16550
7936b4e2ddSMike Rapoport #define CONFIG_SYS_NS16550_SERIAL
8036b4e2ddSMike Rapoport #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
8136b4e2ddSMike Rapoport #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
8236b4e2ddSMike Rapoport 
8336b4e2ddSMike Rapoport /*
8436b4e2ddSMike Rapoport  * select serial console configuration
8536b4e2ddSMike Rapoport  */
8636b4e2ddSMike Rapoport #define CONFIG_CONS_INDEX		3
8736b4e2ddSMike Rapoport #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
8836b4e2ddSMike Rapoport #define CONFIG_SERIAL3			3	/* UART3 */
8936b4e2ddSMike Rapoport 
9036b4e2ddSMike Rapoport /* allow to overwrite serial and ethaddr */
9136b4e2ddSMike Rapoport #define CONFIG_ENV_OVERWRITE
9236b4e2ddSMike Rapoport #define CONFIG_BAUDRATE			115200
9336b4e2ddSMike Rapoport #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
9436b4e2ddSMike Rapoport 					115200}
959fc376beSNikita Kiryanov 
969fc376beSNikita Kiryanov #define CONFIG_GENERIC_MMC
979fc376beSNikita Kiryanov #define CONFIG_MMC
989fc376beSNikita Kiryanov #define CONFIG_OMAP_HSMMC
999fc376beSNikita Kiryanov #define CONFIG_DOS_PARTITION
10036b4e2ddSMike Rapoport 
10136b4e2ddSMike Rapoport /* USB */
1029fc376beSNikita Kiryanov #define CONFIG_USB_OMAP3
103854a7836SNikita Kiryanov #define CONFIG_USB_EHCI
104854a7836SNikita Kiryanov #define CONFIG_USB_EHCI_OMAP
105854a7836SNikita Kiryanov #define CONFIG_USB_ULPI
106854a7836SNikita Kiryanov #define CONFIG_USB_ULPI_VIEWPORT_OMAP
107854a7836SNikita Kiryanov #define CONFIG_USB_STORAGE
108854a7836SNikita Kiryanov #define CONFIG_MUSB_UDC
1099fc376beSNikita Kiryanov #define CONFIG_TWL4030_USB
110854a7836SNikita Kiryanov #define CONFIG_CMD_USB
11136b4e2ddSMike Rapoport 
11236b4e2ddSMike Rapoport /* USB device configuration */
1139fc376beSNikita Kiryanov #define CONFIG_USB_DEVICE
1149fc376beSNikita Kiryanov #define CONFIG_USB_TTY
1159fc376beSNikita Kiryanov #define CONFIG_SYS_CONSOLE_IS_IN_ENV
11636b4e2ddSMike Rapoport 
11736b4e2ddSMike Rapoport /* commands to include */
11836b4e2ddSMike Rapoport #include <config_cmd_default.h>
11936b4e2ddSMike Rapoport 
12036b4e2ddSMike Rapoport #define CONFIG_CMD_CACHE
12136b4e2ddSMike Rapoport #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
12236b4e2ddSMike Rapoport #define CONFIG_CMD_FAT		/* FAT support			*/
12336b4e2ddSMike Rapoport #define CONFIG_CMD_MTDPARTS	/* Enable MTD parts commands */
12436b4e2ddSMike Rapoport #define CONFIG_MTD_DEVICE	/* needed for mtdparts commands */
1250b800a6bSIgor Grinberg #define CONFIG_MTD_PARTITIONS
12636b4e2ddSMike Rapoport #define MTDIDS_DEFAULT		"nand0=nand"
12736b4e2ddSMike Rapoport #define MTDPARTS_DEFAULT	"mtdparts=nand:512k(x-loader),"\
1280b800a6bSIgor Grinberg 				"1920k(u-boot),256k(u-boot-env),"\
12936b4e2ddSMike Rapoport 				"4m(kernel),-(fs)"
13036b4e2ddSMike Rapoport 
13136b4e2ddSMike Rapoport #define CONFIG_CMD_I2C		/* I2C serial bus support	*/
13236b4e2ddSMike Rapoport #define CONFIG_CMD_MMC		/* MMC support			*/
13336b4e2ddSMike Rapoport #define CONFIG_CMD_NAND		/* NAND support			*/
13436b4e2ddSMike Rapoport #define CONFIG_CMD_DHCP
13536b4e2ddSMike Rapoport #define CONFIG_CMD_PING
13636b4e2ddSMike Rapoport 
13736b4e2ddSMike Rapoport #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
13836b4e2ddSMike Rapoport #undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
13936b4e2ddSMike Rapoport #undef CONFIG_CMD_IMLS		/* List all found images	*/
14036b4e2ddSMike Rapoport 
14136b4e2ddSMike Rapoport #define CONFIG_SYS_NO_FLASH
1426789e84eSHeiko Schocher #define CONFIG_SYS_I2C
1436789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SPEED	100000
1446789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SLAVE	1
1456789e84eSHeiko Schocher #define CONFIG_SYS_I2C_OMAP34XX
14682309250SNikita Kiryanov #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
14782309250SNikita Kiryanov #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
14879874ae9SNikita Kiryanov #define CONFIG_I2C_MULTI_BUS
14936b4e2ddSMike Rapoport 
15036b4e2ddSMike Rapoport /*
15136b4e2ddSMike Rapoport  * TWL4030
15236b4e2ddSMike Rapoport  */
1539fc376beSNikita Kiryanov #define CONFIG_TWL4030_POWER
1549fc376beSNikita Kiryanov #define CONFIG_TWL4030_LED
15536b4e2ddSMike Rapoport 
15636b4e2ddSMike Rapoport /*
15736b4e2ddSMike Rapoport  * Board NAND Info.
15836b4e2ddSMike Rapoport  */
1599fc376beSNikita Kiryanov #define CONFIG_SYS_NAND_QUIET_TEST
16036b4e2ddSMike Rapoport #define CONFIG_NAND_OMAP_GPMC
16136b4e2ddSMike Rapoport #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
16236b4e2ddSMike Rapoport 							/* to access nand */
16336b4e2ddSMike Rapoport #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
16436b4e2ddSMike Rapoport 							/* to access nand at */
16536b4e2ddSMike Rapoport 							/* CS0 */
166816e3921SNikita Kiryanov #define GPMC_NAND_ECC_LP_x8_LAYOUT
16736b4e2ddSMike Rapoport 
16836b4e2ddSMike Rapoport #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
16936b4e2ddSMike Rapoport 							/* devices */
17036b4e2ddSMike Rapoport /* Environment information */
171a431be4cSNikita Kiryanov #define CONFIG_BOOTDELAY		3
1729bd5c1adSNikita Kiryanov #define CONFIG_ZERO_BOOTDELAY_CHECK
17336b4e2ddSMike Rapoport 
17436b4e2ddSMike Rapoport #define CONFIG_EXTRA_ENV_SETTINGS \
17536b4e2ddSMike Rapoport 	"loadaddr=0x82000000\0" \
17636b4e2ddSMike Rapoport 	"usbtty=cdc_acm\0" \
17736b4e2ddSMike Rapoport 	"console=ttyS2,115200n8\0" \
17836b4e2ddSMike Rapoport 	"mpurate=500\0" \
17936b4e2ddSMike Rapoport 	"vram=12M\0" \
18036b4e2ddSMike Rapoport 	"dvimode=1024x768MR-16@60\0" \
18136b4e2ddSMike Rapoport 	"defaultdisplay=dvi\0" \
18236b4e2ddSMike Rapoport 	"mmcdev=0\0" \
18336b4e2ddSMike Rapoport 	"mmcroot=/dev/mmcblk0p2 rw\0" \
1840b800a6bSIgor Grinberg 	"mmcrootfstype=ext4 rootwait\0" \
18536b4e2ddSMike Rapoport 	"nandroot=/dev/mtdblock4 rw\0" \
1860b800a6bSIgor Grinberg 	"nandrootfstype=ubifs\0" \
18736b4e2ddSMike Rapoport 	"mmcargs=setenv bootargs console=${console} " \
18836b4e2ddSMike Rapoport 		"mpurate=${mpurate} " \
18936b4e2ddSMike Rapoport 		"vram=${vram} " \
19036b4e2ddSMike Rapoport 		"omapfb.mode=dvi:${dvimode} " \
19136b4e2ddSMike Rapoport 		"omapfb.debug=y " \
19236b4e2ddSMike Rapoport 		"omapdss.def_disp=${defaultdisplay} " \
19336b4e2ddSMike Rapoport 		"root=${mmcroot} " \
19436b4e2ddSMike Rapoport 		"rootfstype=${mmcrootfstype}\0" \
19536b4e2ddSMike Rapoport 	"nandargs=setenv bootargs console=${console} " \
19636b4e2ddSMike Rapoport 		"mpurate=${mpurate} " \
19736b4e2ddSMike Rapoport 		"vram=${vram} " \
19836b4e2ddSMike Rapoport 		"omapfb.mode=dvi:${dvimode} " \
19936b4e2ddSMike Rapoport 		"omapfb.debug=y " \
20036b4e2ddSMike Rapoport 		"omapdss.def_disp=${defaultdisplay} " \
20136b4e2ddSMike Rapoport 		"root=${nandroot} " \
20236b4e2ddSMike Rapoport 		"rootfstype=${nandrootfstype}\0" \
20336b4e2ddSMike Rapoport 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
20436b4e2ddSMike Rapoport 	"bootscript=echo Running bootscript from mmc ...; " \
20536b4e2ddSMike Rapoport 		"source ${loadaddr}\0" \
20636b4e2ddSMike Rapoport 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
20736b4e2ddSMike Rapoport 	"mmcboot=echo Booting from mmc ...; " \
20836b4e2ddSMike Rapoport 		"run mmcargs; " \
20936b4e2ddSMike Rapoport 		"bootm ${loadaddr}\0" \
21036b4e2ddSMike Rapoport 	"nandboot=echo Booting from nand ...; " \
21136b4e2ddSMike Rapoport 		"run nandargs; " \
2120b800a6bSIgor Grinberg 		"nand read ${loadaddr} 2a0000 400000; " \
21336b4e2ddSMike Rapoport 		"bootm ${loadaddr}\0" \
21436b4e2ddSMike Rapoport 
21536b4e2ddSMike Rapoport #define CONFIG_BOOTCOMMAND \
21666968110SAndrew Bradford 	"mmc dev ${mmcdev}; if mmc rescan; then " \
21736b4e2ddSMike Rapoport 		"if run loadbootscript; then " \
21836b4e2ddSMike Rapoport 			"run bootscript; " \
21936b4e2ddSMike Rapoport 		"else " \
22036b4e2ddSMike Rapoport 			"if run loaduimage; then " \
22136b4e2ddSMike Rapoport 				"run mmcboot; " \
22236b4e2ddSMike Rapoport 			"else run nandboot; " \
22336b4e2ddSMike Rapoport 			"fi; " \
22436b4e2ddSMike Rapoport 		"fi; " \
22536b4e2ddSMike Rapoport 	"else run nandboot; fi"
22636b4e2ddSMike Rapoport 
22736b4e2ddSMike Rapoport /*
22836b4e2ddSMike Rapoport  * Miscellaneous configurable options
22936b4e2ddSMike Rapoport  */
23041d7e702SIgor Grinberg #define CONFIG_AUTO_COMPLETE
23141d7e702SIgor Grinberg #define CONFIG_CMDLINE_EDITING
23241d7e702SIgor Grinberg #define CONFIG_TIMESTAMP
23341d7e702SIgor Grinberg #define CONFIG_SYS_AUTOLOAD		"no"
23436b4e2ddSMike Rapoport #define CONFIG_SYS_LONGHELP		/* undef to save memory */
23536b4e2ddSMike Rapoport #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
236b65a77a8SIgor Grinberg #define CONFIG_SYS_PROMPT		"CM-T3x # "
23736b4e2ddSMike Rapoport #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
23836b4e2ddSMike Rapoport /* Print Buffer Size */
23936b4e2ddSMike Rapoport #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
24036b4e2ddSMike Rapoport 					sizeof(CONFIG_SYS_PROMPT) + 16)
24136b4e2ddSMike Rapoport #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
24236b4e2ddSMike Rapoport /* Boot Argument Buffer Size */
24336b4e2ddSMike Rapoport #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
24436b4e2ddSMike Rapoport 
24536b4e2ddSMike Rapoport #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)	/* memtest */
24636b4e2ddSMike Rapoport 								/* works on */
24736b4e2ddSMike Rapoport #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
24836b4e2ddSMike Rapoport 					0x01F00000) /* 31MB */
24936b4e2ddSMike Rapoport 
25036b4e2ddSMike Rapoport #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0)	/* default */
25136b4e2ddSMike Rapoport 							/* load address */
25236b4e2ddSMike Rapoport 
25336b4e2ddSMike Rapoport /*
25436b4e2ddSMike Rapoport  * OMAP3 has 12 GP timers, they can be driven by the system clock
25536b4e2ddSMike Rapoport  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
25636b4e2ddSMike Rapoport  * This rate is divided by a local divisor.
25736b4e2ddSMike Rapoport  */
25836b4e2ddSMike Rapoport #define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
25936b4e2ddSMike Rapoport #define CONFIG_SYS_PTV			2       /* Divisor: 2^(PTV+1) => 8 */
26036b4e2ddSMike Rapoport 
26136b4e2ddSMike Rapoport /*-----------------------------------------------------------------------
26236b4e2ddSMike Rapoport  * Physical Memory Map
26336b4e2ddSMike Rapoport  */
26436b4e2ddSMike Rapoport #define CONFIG_NR_DRAM_BANKS	1	/* CS1 is never populated */
26536b4e2ddSMike Rapoport #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
26636b4e2ddSMike Rapoport 
26736b4e2ddSMike Rapoport /*-----------------------------------------------------------------------
26836b4e2ddSMike Rapoport  * FLASH and environment organization
26936b4e2ddSMike Rapoport  */
27036b4e2ddSMike Rapoport 
27136b4e2ddSMike Rapoport /* **** PISMO SUPPORT *** */
27236b4e2ddSMike Rapoport /* Configure the PISMO */
27336b4e2ddSMike Rapoport #define PISMO1_NAND_SIZE		GPMC_SIZE_128M
27436b4e2ddSMike Rapoport 
27536b4e2ddSMike Rapoport /* Monitor at start of flash */
27636b4e2ddSMike Rapoport #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
2773530a35dSIgor Grinberg #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
27836b4e2ddSMike Rapoport 
2799fc376beSNikita Kiryanov #define CONFIG_ENV_IS_IN_NAND
28036b4e2ddSMike Rapoport #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
2816cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
28236b4e2ddSMike Rapoport #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
28336b4e2ddSMike Rapoport 
28436b4e2ddSMike Rapoport #if defined(CONFIG_CMD_NET)
28536b4e2ddSMike Rapoport #define CONFIG_SMC911X
28636b4e2ddSMike Rapoport #define CONFIG_SMC911X_32_BIT
287b65a77a8SIgor Grinberg #define CM_T3X_SMC911X_BASE	0x2C000000
288b65a77a8SIgor Grinberg #define SB_T35_SMC911X_BASE	(CM_T3X_SMC911X_BASE + (16 << 20))
289b65a77a8SIgor Grinberg #define CONFIG_SMC911X_BASE	CM_T3X_SMC911X_BASE
29036b4e2ddSMike Rapoport #endif /* (CONFIG_CMD_NET) */
29136b4e2ddSMike Rapoport 
29236b4e2ddSMike Rapoport /* additions for new relocation code, must be added to all boards */
29336b4e2ddSMike Rapoport #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
29436b4e2ddSMike Rapoport #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
29536b4e2ddSMike Rapoport #define CONFIG_SYS_INIT_RAM_SIZE	0x800
29636b4e2ddSMike Rapoport #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR +	\
29736b4e2ddSMike Rapoport 					 CONFIG_SYS_INIT_RAM_SIZE -	\
29836b4e2ddSMike Rapoport 					 GENERATED_GBL_DATA_SIZE)
29936b4e2ddSMike Rapoport 
3002b8754b2SIgor Grinberg /* Status LED */
3019fc376beSNikita Kiryanov #define CONFIG_STATUS_LED		/* Status LED enabled */
3029fc376beSNikita Kiryanov #define CONFIG_BOARD_SPECIFIC_LED
303ebc18afdSIgor Grinberg #define CONFIG_GPIO_LED
304ebc18afdSIgor Grinberg #define GREEN_LED_GPIO			186 /* CM-T35 Green LED is GPIO186 */
305ebc18afdSIgor Grinberg #define GREEN_LED_DEV			0
306ebc18afdSIgor Grinberg #define STATUS_LED_BIT			GREEN_LED_GPIO
3072b8754b2SIgor Grinberg #define STATUS_LED_STATE		STATUS_LED_ON
3082b8754b2SIgor Grinberg #define STATUS_LED_PERIOD		(CONFIG_SYS_HZ / 2)
309ebc18afdSIgor Grinberg #define STATUS_LED_BOOT			GREEN_LED_DEV
3102b8754b2SIgor Grinberg 
31160e6bdccSNikita Kiryanov #define CONFIG_SPLASHIMAGE_GUARD
31260e6bdccSNikita Kiryanov 
3132b8754b2SIgor Grinberg /* GPIO banks */
3142b8754b2SIgor Grinberg #ifdef CONFIG_STATUS_LED
3159fc376beSNikita Kiryanov #define CONFIG_OMAP3_GPIO_6	/* GPIO186 is in GPIO bank 6  */
3162b8754b2SIgor Grinberg #endif
3172b8754b2SIgor Grinberg 
3187878ca51SNikita Kiryanov /* Display Configuration */
3197878ca51SNikita Kiryanov #define CONFIG_OMAP3_GPIO_2
3207878ca51SNikita Kiryanov #define CONFIG_VIDEO_OMAP3
3217878ca51SNikita Kiryanov #define LCD_BPP		LCD_COLOR16
3227878ca51SNikita Kiryanov 
3237878ca51SNikita Kiryanov #define CONFIG_LCD
324f35034feSNikita Kiryanov #define CONFIG_SPLASH_SCREEN
325f35034feSNikita Kiryanov #define CONFIG_CMD_BMP
326f35034feSNikita Kiryanov #define CONFIG_BMP_16BPP
32763c4f17bSNikita Kiryanov #define CONFIG_SCF0403_LCD
32863c4f17bSNikita Kiryanov 
32963c4f17bSNikita Kiryanov #define CONFIG_OMAP3_SPI
3307878ca51SNikita Kiryanov 
331*3e51b7c8SStefan Roese /* Defines for SPL */
332*3e51b7c8SStefan Roese #define CONFIG_SPL
333*3e51b7c8SStefan Roese #define CONFIG_SPL_FRAMEWORK
334*3e51b7c8SStefan Roese #define CONFIG_SPL_NAND_SIMPLE
335*3e51b7c8SStefan Roese 
336*3e51b7c8SStefan Roese #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR	0x300 /* address 0x60000 */
337*3e51b7c8SStefan Roese #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS	0x200 /* 256 KB */
338*3e51b7c8SStefan Roese #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION	1
339*3e51b7c8SStefan Roese #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME	"u-boot.img"
340*3e51b7c8SStefan Roese 
341*3e51b7c8SStefan Roese #define CONFIG_SPL_BOARD_INIT
342*3e51b7c8SStefan Roese #define CONFIG_SPL_LIBCOMMON_SUPPORT
343*3e51b7c8SStefan Roese #define CONFIG_SPL_LIBDISK_SUPPORT
344*3e51b7c8SStefan Roese #define CONFIG_SPL_I2C_SUPPORT
345*3e51b7c8SStefan Roese #define CONFIG_SPL_LIBGENERIC_SUPPORT
346*3e51b7c8SStefan Roese #define CONFIG_SPL_MMC_SUPPORT
347*3e51b7c8SStefan Roese #define CONFIG_SPL_FAT_SUPPORT
348*3e51b7c8SStefan Roese #define CONFIG_SPL_SERIAL_SUPPORT
349*3e51b7c8SStefan Roese #define CONFIG_SPL_NAND_SUPPORT
350*3e51b7c8SStefan Roese #define CONFIG_SPL_NAND_BASE
351*3e51b7c8SStefan Roese #define CONFIG_SPL_NAND_DRIVERS
352*3e51b7c8SStefan Roese #define CONFIG_SPL_NAND_ECC
353*3e51b7c8SStefan Roese #define CONFIG_SPL_GPIO_SUPPORT
354*3e51b7c8SStefan Roese #define CONFIG_SPL_POWER_SUPPORT
355*3e51b7c8SStefan Roese #define CONFIG_SPL_OMAP3_ID_NAND
356*3e51b7c8SStefan Roese #define CONFIG_SPL_LDSCRIPT		"$(CPUDIR)/omap-common/u-boot-spl.lds"
357*3e51b7c8SStefan Roese 
358*3e51b7c8SStefan Roese /* NAND boot config */
359*3e51b7c8SStefan Roese #define CONFIG_SYS_NAND_5_ADDR_CYCLE
360*3e51b7c8SStefan Roese #define CONFIG_SYS_NAND_PAGE_COUNT	64
361*3e51b7c8SStefan Roese #define CONFIG_SYS_NAND_PAGE_SIZE	2048
362*3e51b7c8SStefan Roese #define CONFIG_SYS_NAND_OOBSIZE		64
363*3e51b7c8SStefan Roese #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
364*3e51b7c8SStefan Roese #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
365*3e51b7c8SStefan Roese /*
366*3e51b7c8SStefan Roese  * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
367*3e51b7c8SStefan Roese  * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
368*3e51b7c8SStefan Roese  */
369*3e51b7c8SStefan Roese #define CONFIG_SYS_NAND_ECCPOS		{ 1, 2, 3, 4, 5, 6, 7, 8, 9, \
370*3e51b7c8SStefan Roese 					 10, 11, 12 }
371*3e51b7c8SStefan Roese #define CONFIG_SYS_NAND_ECCSIZE		512
372*3e51b7c8SStefan Roese #define CONFIG_SYS_NAND_ECCBYTES	3
373*3e51b7c8SStefan Roese #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_HAM1_CODE_HW
374*3e51b7c8SStefan Roese 
375*3e51b7c8SStefan Roese #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
376*3e51b7c8SStefan Roese #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000
377*3e51b7c8SStefan Roese 
378*3e51b7c8SStefan Roese #define CONFIG_SPL_TEXT_BASE		0x40200800
379*3e51b7c8SStefan Roese #define CONFIG_SPL_MAX_SIZE		(54 * 1024)	/* 8 KB for stack */
380*3e51b7c8SStefan Roese #define CONFIG_SPL_STACK		LOW_LEVEL_SRAM_STACK
381*3e51b7c8SStefan Roese 
382*3e51b7c8SStefan Roese /*
383*3e51b7c8SStefan Roese  * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
384*3e51b7c8SStefan Roese  * older x-loader implementations. And move the BSS area so that it
385*3e51b7c8SStefan Roese  * doesn't overlap with TEXT_BASE.
386*3e51b7c8SStefan Roese  */
387*3e51b7c8SStefan Roese #define CONFIG_SYS_TEXT_BASE		0x80008000
388*3e51b7c8SStefan Roese #define CONFIG_SPL_BSS_START_ADDR	0x80100000
389*3e51b7c8SStefan Roese #define CONFIG_SPL_BSS_MAX_SIZE		0x80000		/* 512 KB */
390*3e51b7c8SStefan Roese 
391*3e51b7c8SStefan Roese #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
392*3e51b7c8SStefan Roese #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
393*3e51b7c8SStefan Roese 
39436b4e2ddSMike Rapoport #endif /* __CONFIG_H */
395