xref: /openbmc/u-boot/include/configs/adp-ag101p.h (revision e7cd070d)
1 /*
2  * Copyright (C) 2011 Andes Technology Corporation
3  * Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com>
4  * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11 
12 #include <asm/arch-ag101/ag101.h>
13 
14 /*
15  * CPU and Board Configuration Options
16  */
17 #define CONFIG_ADP_AG101P
18 
19 #define CONFIG_USE_INTERRUPT
20 
21 #define CONFIG_SKIP_LOWLEVEL_INIT
22 
23 /*
24  * Definitions related to passing arguments to kernel.
25  */
26 #define CONFIG_CMDLINE_TAG			/* send commandline to Kernel */
27 #define CONFIG_SETUP_MEMORY_TAGS	/* send memory definition to kernel */
28 #define CONFIG_INITRD_TAG			/* send initrd params */
29 
30 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
31 #define CONFIG_MEM_REMAP
32 #endif
33 
34 #ifdef CONFIG_SKIP_LOWLEVEL_INIT
35 #define CONFIG_SYS_TEXT_BASE	0x03200000
36 #else
37 #define CONFIG_SYS_TEXT_BASE	0x00000000
38 #endif
39 
40 /*
41  * Timer
42  */
43 #define CONFIG_SYS_CLK_FREQ	39062500
44 #define VERSION_CLOCK		CONFIG_SYS_CLK_FREQ
45 
46 /*
47  * Use Externel CLOCK or PCLK
48  */
49 #undef CONFIG_FTRTC010_EXTCLK
50 
51 #ifndef CONFIG_FTRTC010_EXTCLK
52 #define CONFIG_FTRTC010_PCLK
53 #endif
54 
55 #ifdef CONFIG_FTRTC010_EXTCLK
56 #define TIMER_CLOCK	32768			/* CONFIG_FTRTC010_EXTCLK */
57 #else
58 #define TIMER_CLOCK	CONFIG_SYS_HZ		/* CONFIG_FTRTC010_PCLK */
59 #endif
60 
61 #define TIMER_LOAD_VAL	0xffffffff
62 
63 /*
64  * Real Time Clock
65  */
66 #define CONFIG_RTC_FTRTC010
67 
68 /*
69  * Real Time Clock Divider
70  * RTC_DIV_COUNT			(OSC_CLK/OSC_5MHZ)
71  */
72 #define OSC_5MHZ			(5*1000000)
73 #define OSC_CLK				(4*OSC_5MHZ)
74 #define RTC_DIV_COUNT			(0.5)	/* Why?? */
75 
76 /*
77  * Serial console configuration
78  */
79 
80 /* FTUART is a high speed NS 16C550A compatible UART, addr: 0x99600000 */
81 #define CONFIG_BAUDRATE			38400
82 #define CONFIG_CONS_INDEX		1
83 #define CONFIG_SYS_NS16550
84 #define CONFIG_SYS_NS16550_SERIAL
85 #define CONFIG_SYS_NS16550_COM1		CONFIG_FTUART010_02_BASE
86 #define CONFIG_SYS_NS16550_REG_SIZE	-4
87 #define CONFIG_SYS_NS16550_CLK		((18432000 * 20) / 25)	/* AG101P */
88 
89 /*
90  * Ethernet
91  */
92 #define CONFIG_FTMAC100
93 
94 #define CONFIG_BOOTDELAY	3
95 
96 /*
97  * SD (MMC) controller
98  */
99 #define CONFIG_MMC
100 #define CONFIG_CMD_MMC
101 #define CONFIG_GENERIC_MMC
102 #define CONFIG_DOS_PARTITION
103 #define CONFIG_FTSDC010
104 #define CONFIG_FTSDC010_NUMBER		1
105 #define CONFIG_FTSDC010_SDIO
106 #define CONFIG_CMD_FAT
107 #define CONFIG_CMD_EXT2
108 
109 /*
110  * Command line configuration.
111  */
112 #define CONFIG_CMD_CACHE
113 #define CONFIG_CMD_DATE
114 #define CONFIG_CMD_PING
115 
116 /*
117  * Miscellaneous configurable options
118  */
119 #define CONFIG_SYS_LONGHELP			/* undef to save memory */
120 #define CONFIG_SYS_PROMPT	"NDS32 # "	/* Monitor Command Prompt */
121 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
122 
123 /* Print Buffer Size */
124 #define CONFIG_SYS_PBSIZE	\
125 	(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
126 
127 /* max number of command args */
128 #define CONFIG_SYS_MAXARGS	16
129 
130 /* Boot Argument Buffer Size */
131 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
132 
133 /*
134  * Size of malloc() pool
135  */
136 /* 512kB is suggested, (CONFIG_ENV_SIZE + 128 * 1024) was not enough */
137 #define CONFIG_SYS_MALLOC_LEN		(512 << 10)
138 
139 /*
140  * AHB Controller configuration
141  */
142 #define CONFIG_FTAHBC020S
143 
144 #ifdef CONFIG_FTAHBC020S
145 #include <faraday/ftahbc020s.h>
146 
147 /* Address of PHYS_SDRAM_0 before memory remap is at 0x(100)00000 */
148 #define CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE	0x100
149 
150 /*
151  * CONFIG_SYS_FTAHBC020S_SLAVE_BSR_6: this define is used in lowlevel_init.S,
152  * hence we cannot use FTAHBC020S_BSR_SIZE(2048) since it will use ffs() wrote
153  * in C language.
154  */
155 #define CONFIG_SYS_FTAHBC020S_SLAVE_BSR_6 \
156 	(FTAHBC020S_SLAVE_BSR_BASE(CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE) | \
157 					FTAHBC020S_SLAVE_BSR_SIZE(0xb))
158 #endif
159 
160 /*
161  * Watchdog
162  */
163 #define CONFIG_FTWDT010_WATCHDOG
164 
165 /*
166  * PMU Power controller configuration
167  */
168 #define CONFIG_PMU
169 #define CONFIG_FTPMU010_POWER
170 
171 #ifdef CONFIG_FTPMU010_POWER
172 #include <faraday/ftpmu010.h>
173 #define CONFIG_SYS_FTPMU010_PDLLCR0_HCLKOUTDIS		0x0E
174 #define CONFIG_SYS_FTPMU010_SDRAMHTC	(FTPMU010_SDRAMHTC_EBICTRL_DCSR  | \
175 					 FTPMU010_SDRAMHTC_EBIDATA_DCSR  | \
176 					 FTPMU010_SDRAMHTC_SDRAMCS_DCSR  | \
177 					 FTPMU010_SDRAMHTC_SDRAMCTL_DCSR | \
178 					 FTPMU010_SDRAMHTC_CKE_DCSR	 | \
179 					 FTPMU010_SDRAMHTC_DQM_DCSR	 | \
180 					 FTPMU010_SDRAMHTC_SDCLK_DCSR)
181 #endif
182 
183 /*
184  * SDRAM controller configuration
185  */
186 #define CONFIG_FTSDMC021
187 
188 #ifdef CONFIG_FTSDMC021
189 #include <faraday/ftsdmc021.h>
190 
191 #define CONFIG_SYS_FTSDMC021_TP1	(FTSDMC021_TP1_TRAS(2)	|	\
192 					 FTSDMC021_TP1_TRP(1)	|	\
193 					 FTSDMC021_TP1_TRCD(1)	|	\
194 					 FTSDMC021_TP1_TRF(3)	|	\
195 					 FTSDMC021_TP1_TWR(1)	|	\
196 					 FTSDMC021_TP1_TCL(2))
197 
198 #define CONFIG_SYS_FTSDMC021_TP2	(FTSDMC021_TP2_INI_PREC(4) |	\
199 					 FTSDMC021_TP2_INI_REFT(8) |	\
200 					 FTSDMC021_TP2_REF_INTV(0x180))
201 
202 /*
203  * CONFIG_SYS_FTSDMC021_CR1: this define is used in lowlevel_init.S,
204  * hence we cannot use FTSDMC021_BANK_SIZE(64) since it will use ffs() wrote in
205  * C language.
206  */
207 #define CONFIG_SYS_FTSDMC021_CR1	(FTSDMC021_CR1_DDW(2)	 |	\
208 					 FTSDMC021_CR1_DSZ(3)	 |	\
209 					 FTSDMC021_CR1_MBW(2)	 |	\
210 					 FTSDMC021_CR1_BNKSIZE(6))
211 
212 #define CONFIG_SYS_FTSDMC021_CR2	(FTSDMC021_CR2_IPREC	 |	\
213 					 FTSDMC021_CR2_IREF	 |	\
214 					 FTSDMC021_CR2_ISMR)
215 
216 #define CONFIG_SYS_FTSDMC021_BANK0_BASE	CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE
217 #define CONFIG_SYS_FTSDMC021_BANK0_BSR	(FTSDMC021_BANK_ENABLE	 |	\
218 					 CONFIG_SYS_FTSDMC021_BANK0_BASE)
219 
220 #define CONFIG_SYS_FTSDMC021_BANK1_BASE	\
221 	(CONFIG_SYS_FTAHBC020S_SLAVE_BSR_BASE + (PHYS_SDRAM_0_SIZE >> 20))
222 #define CONFIG_SYS_FTSDMC021_BANK1_BSR	(FTSDMC021_BANK_ENABLE	 |	\
223 					 CONFIG_SYS_FTSDMC021_BANK1_BASE)
224 #endif
225 
226 /*
227  * Physical Memory Map
228  */
229 #if defined(CONFIG_MEM_REMAP) || defined(CONFIG_SKIP_LOWLEVEL_INIT)
230 #define PHYS_SDRAM_0		0x00000000	/* SDRAM Bank #1 */
231 #if defined(CONFIG_MEM_REMAP)
232 #define PHYS_SDRAM_0_AT_INIT	0x10000000	/* SDRAM Bank #1 before remap*/
233 #endif
234 #else	/* !CONFIG_SKIP_LOWLEVEL_INIT && !CONFIG_MEM_REMAP */
235 #define PHYS_SDRAM_0		0x10000000	/* SDRAM Bank #1 */
236 #endif
237 #define PHYS_SDRAM_1 \
238 	(PHYS_SDRAM_0 + PHYS_SDRAM_0_SIZE)	/* SDRAM Bank #2 */
239 
240 #define CONFIG_NR_DRAM_BANKS	2		/* we have 2 bank of DRAM */
241 #define PHYS_SDRAM_0_SIZE	0x04000000	/* 64 MB */
242 #define PHYS_SDRAM_1_SIZE	0x04000000	/* 64 MB */
243 
244 #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_0
245 
246 #ifdef CONFIG_MEM_REMAP
247 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_SDRAM_BASE + 0xA0000 - \
248 					GENERATED_GBL_DATA_SIZE)
249 #else
250 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x1000 - \
251 					GENERATED_GBL_DATA_SIZE)
252 #endif /* CONFIG_MEM_REMAP */
253 
254 /*
255  * Load address and memory test area should agree with
256  * arch/nds32/config.mk. Be careful not to overwrite U-boot itself.
257  */
258 #define CONFIG_SYS_LOAD_ADDR		0x300000
259 
260 /* memtest works on 63 MB in DRAM */
261 #define CONFIG_SYS_MEMTEST_START	PHYS_SDRAM_0
262 #define CONFIG_SYS_MEMTEST_END		(PHYS_SDRAM_0 + 0x03F00000)
263 
264 /*
265  * Static memory controller configuration
266  */
267 #define CONFIG_FTSMC020
268 
269 #ifdef CONFIG_FTSMC020
270 #include <faraday/ftsmc020.h>
271 
272 #define CONFIG_SYS_FTSMC020_CONFIGS	{			\
273 	{ FTSMC020_BANK0_CONFIG, FTSMC020_BANK0_TIMING, },	\
274 	{ FTSMC020_BANK1_CONFIG, FTSMC020_BANK1_TIMING, },	\
275 }
276 
277 #ifndef CONFIG_SKIP_LOWLEVEL_INIT	/* FLASH is on BANK 0 */
278 #define FTSMC020_BANK0_LOWLV_CONFIG	(FTSMC020_BANK_ENABLE	|	\
279 					 FTSMC020_BANK_SIZE_32M	|	\
280 					 FTSMC020_BANK_MBW_32)
281 
282 #define FTSMC020_BANK0_LOWLV_TIMING	(FTSMC020_TPR_RBE	|	\
283 					 FTSMC020_TPR_AST(1)	|	\
284 					 FTSMC020_TPR_CTW(1)	|	\
285 					 FTSMC020_TPR_ATI(1)	|	\
286 					 FTSMC020_TPR_AT2(1)	|	\
287 					 FTSMC020_TPR_WTC(1)	|	\
288 					 FTSMC020_TPR_AHT(1)	|	\
289 					 FTSMC020_TPR_TRNA(1))
290 #endif
291 
292 /*
293  * FLASH on ADP_AG101P is connected to BANK0
294  * Just disalbe the other BANK to avoid detection error.
295  */
296 #define FTSMC020_BANK0_CONFIG	(FTSMC020_BANK_ENABLE             |	\
297 				 FTSMC020_BANK_BASE(PHYS_FLASH_1) |	\
298 				 FTSMC020_BANK_SIZE_32M           |	\
299 				 FTSMC020_BANK_MBW_32)
300 
301 #define FTSMC020_BANK0_TIMING	(FTSMC020_TPR_AST(3)   |	\
302 				 FTSMC020_TPR_CTW(3)   |	\
303 				 FTSMC020_TPR_ATI(0xf) |	\
304 				 FTSMC020_TPR_AT2(3)   |	\
305 				 FTSMC020_TPR_WTC(3)   |	\
306 				 FTSMC020_TPR_AHT(3)   |	\
307 				 FTSMC020_TPR_TRNA(0xf))
308 
309 #define FTSMC020_BANK1_CONFIG	(0x00)
310 #define FTSMC020_BANK1_TIMING	(0x00)
311 #endif /* CONFIG_FTSMC020 */
312 
313 /*
314  * FLASH and environment organization
315  */
316 /* use CFI framework */
317 #define CONFIG_SYS_FLASH_CFI
318 #define CONFIG_FLASH_CFI_DRIVER
319 
320 #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
321 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
322 
323 /* support JEDEC */
324 
325 /* Do not use CONFIG_FLASH_CFI_LEGACY to detect on board flash */
326 #ifdef CONFIG_SKIP_LOWLEVEL_INIT
327 #define PHYS_FLASH_1			0x80400000	/* BANK 1 */
328 #else	/* !CONFIG_SKIP_LOWLEVEL_INIT */
329 #ifdef CONFIG_MEM_REMAP
330 #define PHYS_FLASH_1			0x80000000	/* BANK 0 */
331 #else
332 #define PHYS_FLASH_1			0x00000000	/* BANK 0 */
333 #endif	/* CONFIG_MEM_REMAP */
334 #endif	/* CONFIG_SKIP_LOWLEVEL_INIT */
335 
336 #define CONFIG_SYS_FLASH_BASE		PHYS_FLASH_1
337 #define CONFIG_SYS_FLASH_BANKS_LIST	{ PHYS_FLASH_1, }
338 #define CONFIG_SYS_MONITOR_BASE		PHYS_FLASH_1
339 
340 #define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* TO for Flash Erase (ms) */
341 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* TO for Flash Write (ms) */
342 
343 /* max number of memory banks */
344 /*
345  * There are 4 banks supported for this Controller,
346  * but we have only 1 bank connected to flash on board
347  */
348 #define CONFIG_SYS_MAX_FLASH_BANKS	1
349 
350 /* max number of sectors on one chip */
351 #define CONFIG_FLASH_SECTOR_SIZE	(0x10000*2*2)
352 #define CONFIG_ENV_SECT_SIZE		CONFIG_FLASH_SECTOR_SIZE
353 #define CONFIG_SYS_MAX_FLASH_SECT	128
354 
355 /* environments */
356 #define CONFIG_ENV_IS_IN_FLASH
357 #define CONFIG_ENV_ADDR			(CONFIG_SYS_MONITOR_BASE + 0x140000)
358 #define CONFIG_ENV_SIZE			8192
359 #define CONFIG_ENV_OVERWRITE
360 
361 #endif	/* __CONFIG_H */
362