1 /* 2 * Copyright (C) 2011 Andes Technology Corporation 3 * Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com> 4 * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com> 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 #ifndef __CONFIG_H 10 #define __CONFIG_H 11 12 #include <asm/arch-ae3xx/ae3xx.h> 13 14 /* 15 * CPU and Board Configuration Options 16 */ 17 #define CONFIG_USE_INTERRUPT 18 19 #define CONFIG_SKIP_LOWLEVEL_INIT 20 21 #define CONFIG_SKIP_TRUNOFF_WATCHDOG 22 23 #define CONFIG_CMDLINE_EDITING 24 #define CONFIG_PANIC_HANG 25 26 #define CONFIG_SYS_ICACHE_OFF 27 #define CONFIG_SYS_DCACHE_OFF 28 29 #define CONFIG_BOOTP_SEND_HOSTNAME 30 #define CONFIG_BOOTP_SERVERIP 31 32 #ifdef CONFIG_SKIP_LOWLEVEL_INIT 33 #define CONFIG_SYS_TEXT_BASE 0x00500000 34 #ifdef CONFIG_OF_CONTROL 35 #undef CONFIG_OF_SEPARATE 36 #define CONFIG_OF_EMBED 37 #endif 38 #else 39 40 #define CONFIG_SYS_TEXT_BASE 0x80000000 41 #endif 42 43 /* 44 * Timer 45 */ 46 #define CONFIG_SYS_CLK_FREQ 39062500 47 #define VERSION_CLOCK CONFIG_SYS_CLK_FREQ 48 49 /* 50 * Use Externel CLOCK or PCLK 51 */ 52 #undef CONFIG_FTRTC010_EXTCLK 53 54 #ifndef CONFIG_FTRTC010_EXTCLK 55 #define CONFIG_FTRTC010_PCLK 56 #endif 57 58 #ifdef CONFIG_FTRTC010_EXTCLK 59 #define TIMER_CLOCK 32768 /* CONFIG_FTRTC010_EXTCLK */ 60 #else 61 #define TIMER_CLOCK CONFIG_SYS_HZ /* CONFIG_FTRTC010_PCLK */ 62 #endif 63 64 #define TIMER_LOAD_VAL 0xffffffff 65 66 /* 67 * Real Time Clock 68 */ 69 #define CONFIG_RTC_FTRTC010 70 71 /* 72 * Real Time Clock Divider 73 * RTC_DIV_COUNT (OSC_CLK/OSC_5MHZ) 74 */ 75 #define OSC_5MHZ (5*1000000) 76 #define OSC_CLK (4*OSC_5MHZ) 77 #define RTC_DIV_COUNT (0.5) /* Why?? */ 78 79 /* 80 * Serial console configuration 81 */ 82 83 /* FTUART is a high speed NS 16C550A compatible UART, addr: 0x99600000 */ 84 #define CONFIG_CONS_INDEX 1 85 #define CONFIG_SYS_NS16550_SERIAL 86 #define CONFIG_SYS_NS16550_COM1 CONFIG_FTUART010_02_BASE 87 #ifndef CONFIG_DM_SERIAL 88 #define CONFIG_SYS_NS16550_REG_SIZE -4 89 #endif 90 #define CONFIG_SYS_NS16550_CLK ((18432000 * 20) / 25) /* AG101P */ 91 92 /* 93 * SD (MMC) controller 94 */ 95 #define CONFIG_FTSDC010 96 #define CONFIG_FTSDC010_NUMBER 1 97 #define CONFIG_FTSDC010_SDIO 98 99 /* 100 * Miscellaneous configurable options 101 */ 102 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 103 104 /* 105 * Size of malloc() pool 106 */ 107 /* 512kB is suggested, (CONFIG_ENV_SIZE + 128 * 1024) was not enough */ 108 #define CONFIG_SYS_MALLOC_LEN (512 << 10) 109 110 /* 111 * Physical Memory Map 112 */ 113 #define PHYS_SDRAM_0 0x00000000 /* SDRAM Bank #1 */ 114 115 #define PHYS_SDRAM_1 \ 116 (PHYS_SDRAM_0 + PHYS_SDRAM_0_SIZE) /* SDRAM Bank #2 */ 117 118 #define CONFIG_NR_DRAM_BANKS 2 /* we have 2 bank of DRAM */ 119 120 #define PHYS_SDRAM_0_SIZE 0x20000000 /* 512 MB */ 121 #define PHYS_SDRAM_1_SIZE 0x20000000 /* 512 MB */ 122 123 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_0 124 125 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0xA0000 - \ 126 GENERATED_GBL_DATA_SIZE) 127 128 /* 129 * Load address and memory test area should agree with 130 * arch/nds32/config.mk. Be careful not to overwrite U-Boot itself. 131 */ 132 #define CONFIG_SYS_LOAD_ADDR 0x300000 133 134 /* memtest works on 63 MB in DRAM */ 135 #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_0 136 #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_0 + 0x03F00000) 137 138 /* 139 * Static memory controller configuration 140 */ 141 #define CONFIG_FTSMC020 142 143 #ifdef CONFIG_FTSMC020 144 #include <faraday/ftsmc020.h> 145 146 #define CONFIG_SYS_FTSMC020_CONFIGS { \ 147 { FTSMC020_BANK0_CONFIG, FTSMC020_BANK0_TIMING, }, \ 148 { FTSMC020_BANK1_CONFIG, FTSMC020_BANK1_TIMING, }, \ 149 } 150 151 #ifndef CONFIG_SKIP_LOWLEVEL_INIT /* FLASH is on BANK 0 */ 152 #define FTSMC020_BANK0_LOWLV_CONFIG (FTSMC020_BANK_ENABLE | \ 153 FTSMC020_BANK_SIZE_32M | \ 154 FTSMC020_BANK_MBW_32) 155 156 #define FTSMC020_BANK0_LOWLV_TIMING (FTSMC020_TPR_RBE | \ 157 FTSMC020_TPR_AST(1) | \ 158 FTSMC020_TPR_CTW(1) | \ 159 FTSMC020_TPR_ATI(1) | \ 160 FTSMC020_TPR_AT2(1) | \ 161 FTSMC020_TPR_WTC(1) | \ 162 FTSMC020_TPR_AHT(1) | \ 163 FTSMC020_TPR_TRNA(1)) 164 #endif 165 166 /* 167 * FLASH on ADP_AG101P is connected to BANK0 168 * Just disalbe the other BANK to avoid detection error. 169 */ 170 #define FTSMC020_BANK0_CONFIG (FTSMC020_BANK_ENABLE | \ 171 FTSMC020_BANK_BASE(PHYS_FLASH_1) | \ 172 FTSMC020_BANK_SIZE_32M | \ 173 FTSMC020_BANK_MBW_32) 174 175 #define FTSMC020_BANK0_TIMING (FTSMC020_TPR_AST(3) | \ 176 FTSMC020_TPR_CTW(3) | \ 177 FTSMC020_TPR_ATI(0xf) | \ 178 FTSMC020_TPR_AT2(3) | \ 179 FTSMC020_TPR_WTC(3) | \ 180 FTSMC020_TPR_AHT(3) | \ 181 FTSMC020_TPR_TRNA(0xf)) 182 183 #define FTSMC020_BANK1_CONFIG (0x00) 184 #define FTSMC020_BANK1_TIMING (0x00) 185 #endif /* CONFIG_FTSMC020 */ 186 187 /* 188 * FLASH and environment organization 189 */ 190 /* use CFI framework */ 191 #define CONFIG_SYS_FLASH_CFI 192 #define CONFIG_FLASH_CFI_DRIVER 193 194 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 195 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 196 #define CONFIG_SYS_CFI_FLASH_STATUS_POLL 197 198 /* support JEDEC */ 199 #ifdef CONFIG_CFI_FLASH 200 #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 1 201 #endif 202 203 /* Do not use CONFIG_FLASH_CFI_LEGACY to detect on board flash */ 204 #define PHYS_FLASH_1 0x88000000 /* BANK 0 */ 205 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 206 #define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, } 207 #define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1 208 209 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* TO for Flash Erase (ms) */ 210 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* TO for Flash Write (ms) */ 211 212 /* max number of memory banks */ 213 /* 214 * There are 4 banks supported for this Controller, 215 * but we have only 1 bank connected to flash on board 216 */ 217 #ifndef CONFIG_SYS_MAX_FLASH_BANKS_DETECT 218 #define CONFIG_SYS_MAX_FLASH_BANKS 1 219 #endif 220 #define CONFIG_SYS_FLASH_BANKS_SIZES {0x4000000} 221 222 /* max number of sectors on one chip */ 223 #define CONFIG_FLASH_SECTOR_SIZE (0x10000*2) 224 #define CONFIG_ENV_SECT_SIZE CONFIG_FLASH_SECTOR_SIZE 225 #define CONFIG_SYS_MAX_FLASH_SECT 512 226 227 /* environments */ 228 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x140000) 229 #define CONFIG_ENV_SIZE 8192 230 #define CONFIG_ENV_OVERWRITE 231 232 /* 233 * For booting Linux, the board info and command line data 234 * have to be in the first 16 MB of memory, since this is 235 * the maximum mapped by the Linux kernel during initialization. 236 */ 237 238 /* Initial Memory map for Linux*/ 239 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) 240 /* Increase max gunzip size */ 241 #define CONFIG_SYS_BOOTM_LEN (64 << 20) 242 243 #endif /* __CONFIG_H */ 244