xref: /openbmc/u-boot/include/configs/T4240RDB.h (revision d2eaec60)
1 /*
2  * Copyright 2014 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 /*
8  * T4240 RDB board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12 
13 #define CONFIG_T4240RDB
14 #define CONFIG_PHYS_64BIT
15 #define CONFIG_SYS_GENERIC_BOARD
16 #define CONFIG_DISPLAY_BOARDINFO
17 
18 #define CONFIG_FSL_SATA_V2
19 #define CONFIG_PCIE4
20 
21 #define CONFIG_ICS307_REFCLK_HZ		25000000  /* ICS307 ref clk freq */
22 
23 #ifdef CONFIG_RAMBOOT_PBL
24 #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
25 #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
26 #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
27 #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_rcw.cfg
28 #endif
29 
30 #define CONFIG_DDR_ECC
31 
32 #define CONFIG_CMD_REGINFO
33 
34 /* High Level Configuration Options */
35 #define CONFIG_BOOKE
36 #define CONFIG_E500			/* BOOKE e500 family */
37 #define CONFIG_E500MC			/* BOOKE e500mc family */
38 #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
39 #define CONFIG_MP			/* support multiple processors */
40 
41 #ifndef CONFIG_SYS_TEXT_BASE
42 #define CONFIG_SYS_TEXT_BASE	0xeff40000
43 #endif
44 
45 #ifndef CONFIG_RESET_VECTOR_ADDRESS
46 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
47 #endif
48 
49 #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
50 #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
51 #define CONFIG_FSL_IFC			/* Enable IFC Support */
52 #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
53 #define CONFIG_PCI			/* Enable PCI/PCIE */
54 #define CONFIG_PCIE1			/* PCIE controler 1 */
55 #define CONFIG_PCIE2			/* PCIE controler 2 */
56 #define CONFIG_PCIE3			/* PCIE controler 3 */
57 #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
58 #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
59 
60 #define CONFIG_FSL_LAW			/* Use common FSL init code */
61 
62 #define CONFIG_ENV_OVERWRITE
63 
64 /*
65  * These can be toggled for performance analysis, otherwise use default.
66  */
67 #define CONFIG_SYS_CACHE_STASHING
68 #define CONFIG_BTB			/* toggle branch predition */
69 #ifdef CONFIG_DDR_ECC
70 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
71 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
72 #endif
73 
74 #define CONFIG_ENABLE_36BIT_PHYS
75 
76 #define CONFIG_ADDR_MAP
77 #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
78 
79 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
80 #define CONFIG_SYS_MEMTEST_END		0x00400000
81 #define CONFIG_SYS_ALT_MEMTEST
82 #define CONFIG_PANIC_HANG	/* do not reset board on panic */
83 
84 /*
85  *  Config the L3 Cache as L3 SRAM
86  */
87 #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
88 
89 #define CONFIG_SYS_DCSRBAR		0xf0000000
90 #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
91 
92 /*
93  * DDR Setup
94  */
95 #define CONFIG_VERY_BIG_RAM
96 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
97 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
98 
99 /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
100 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
101 #define CONFIG_CHIP_SELECTS_PER_CTRL	4
102 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
103 
104 #define CONFIG_DDR_SPD
105 #define CONFIG_SYS_FSL_DDR3
106 
107 
108 /*
109  * IFC Definitions
110  */
111 #define CONFIG_SYS_FLASH_BASE	0xe0000000
112 #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
113 
114 
115 #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
116 
117 #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
118 #define CONFIG_MISC_INIT_R
119 
120 #define CONFIG_HWCONFIG
121 
122 /* define to use L1 as initial stack */
123 #define CONFIG_L1_INIT_RAM
124 #define CONFIG_SYS_INIT_RAM_LOCK
125 #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
126 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
127 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe0ec000
128 /* The assembler doesn't like typecast */
129 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
130 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
131 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
132 #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
133 
134 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
135 					GENERATED_GBL_DATA_SIZE)
136 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
137 
138 #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
139 #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
140 
141 /* Serial Port - controlled on board with jumper J8
142  * open - index 2
143  * shorted - index 1
144  */
145 #define CONFIG_CONS_INDEX	1
146 #define CONFIG_SYS_NS16550
147 #define CONFIG_SYS_NS16550_SERIAL
148 #define CONFIG_SYS_NS16550_REG_SIZE	1
149 #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
150 
151 #define CONFIG_SYS_BAUDRATE_TABLE	\
152 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
153 
154 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
155 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
156 #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
157 #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
158 
159 /* Use the HUSH parser */
160 #define CONFIG_SYS_HUSH_PARSER
161 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
162 
163 /* pass open firmware flat tree */
164 #define CONFIG_OF_LIBFDT
165 #define CONFIG_OF_BOARD_SETUP
166 #define CONFIG_OF_STDOUT_VIA_ALIAS
167 
168 /* new uImage format support */
169 #define CONFIG_FIT
170 #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
171 
172 /* I2C */
173 #define CONFIG_SYS_I2C
174 #define CONFIG_SYS_I2C_FSL
175 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
176 #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
177 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
178 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
179 
180 /*
181  * General PCI
182  * Memory space is mapped 1-1, but I/O space must start from 0.
183  */
184 
185 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
186 #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
187 #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
188 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
189 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
190 #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
191 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
192 #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
193 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
194 
195 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
196 #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
197 #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
198 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
199 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
200 #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
201 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
202 #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
203 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
204 
205 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
206 #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
207 #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
208 #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
209 #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
210 #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
211 #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
212 #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
213 #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
214 
215 /* controller 4, Base address 203000 */
216 #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
217 #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
218 #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
219 #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
220 #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
221 #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
222 
223 #ifdef CONFIG_PCI
224 #define CONFIG_PCI_INDIRECT_BRIDGE
225 #define CONFIG_NET_MULTI
226 #define CONFIG_PCI_PNP			/* do pci plug-and-play */
227 #define CONFIG_E1000
228 
229 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
230 #define CONFIG_DOS_PARTITION
231 #endif	/* CONFIG_PCI */
232 
233 /* SATA */
234 #ifdef CONFIG_FSL_SATA_V2
235 #define CONFIG_LIBATA
236 #define CONFIG_FSL_SATA
237 
238 #define CONFIG_SYS_SATA_MAX_DEVICE	2
239 #define CONFIG_SATA1
240 #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
241 #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
242 #define CONFIG_SATA2
243 #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
244 #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
245 
246 #define CONFIG_LBA48
247 #define CONFIG_CMD_SATA
248 #define CONFIG_DOS_PARTITION
249 #define CONFIG_CMD_EXT2
250 #endif
251 
252 #ifdef CONFIG_FMAN_ENET
253 #define CONFIG_MII		/* MII PHY management */
254 #define CONFIG_ETHPRIME		"FM1@DTSEC1"
255 #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
256 #endif
257 
258 /*
259  * Environment
260  */
261 #define CONFIG_LOADS_ECHO		/* echo on for serial download */
262 #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
263 
264 /*
265  * Command line configuration.
266  */
267 #include <config_cmd_default.h>
268 
269 #define CONFIG_CMD_DHCP
270 #define CONFIG_CMD_ELF
271 #define CONFIG_CMD_ERRATA
272 #define CONFIG_CMD_GREPENV
273 #define CONFIG_CMD_IRQ
274 #define CONFIG_CMD_I2C
275 #define CONFIG_CMD_MII
276 #define CONFIG_CMD_PING
277 #define CONFIG_CMD_SETEXPR
278 
279 #ifdef CONFIG_PCI
280 #define CONFIG_CMD_PCI
281 #define CONFIG_CMD_NET
282 #endif
283 
284 /*
285  * Miscellaneous configurable options
286  */
287 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
288 #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
289 #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
290 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
291 #ifdef CONFIG_CMD_KGDB
292 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
293 #else
294 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
295 #endif
296 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
297 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
298 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
299 
300 /*
301  * For booting Linux, the board info and command line data
302  * have to be in the first 64 MB of memory, since this is
303  * the maximum mapped by the Linux kernel during initialization.
304  */
305 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
306 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
307 
308 #ifdef CONFIG_CMD_KGDB
309 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
310 #endif
311 
312 /*
313  * Environment Configuration
314  */
315 #define CONFIG_ROOTPATH		"/opt/nfsroot"
316 #define CONFIG_BOOTFILE		"uImage"
317 #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
318 
319 /* default location for tftp and bootm */
320 #define CONFIG_LOADADDR		1000000
321 
322 
323 #define CONFIG_BAUDRATE	115200
324 
325 #define CONFIG_HVBOOT					\
326 	"setenv bootargs config-addr=0x60000000; "	\
327 	"bootm 0x01000000 - 0x00f00000"
328 
329 #ifdef CONFIG_SYS_NO_FLASH
330 #ifndef CONFIG_RAMBOOT_PBL
331 #define CONFIG_ENV_IS_NOWHERE
332 #endif
333 #else
334 #define CONFIG_FLASH_CFI_DRIVER
335 #define CONFIG_SYS_FLASH_CFI
336 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
337 #endif
338 
339 #if defined(CONFIG_SPIFLASH)
340 #define CONFIG_SYS_EXTRA_ENV_RELOC
341 #define CONFIG_ENV_IS_IN_SPI_FLASH
342 #define CONFIG_ENV_SPI_BUS              0
343 #define CONFIG_ENV_SPI_CS               0
344 #define CONFIG_ENV_SPI_MAX_HZ           10000000
345 #define CONFIG_ENV_SPI_MODE             0
346 #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
347 #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
348 #define CONFIG_ENV_SECT_SIZE            0x10000
349 #elif defined(CONFIG_SDCARD)
350 #define CONFIG_SYS_EXTRA_ENV_RELOC
351 #define CONFIG_ENV_IS_IN_MMC
352 #define CONFIG_SYS_MMC_ENV_DEV          0
353 #define CONFIG_ENV_SIZE			0x2000
354 #define CONFIG_ENV_OFFSET		(512 * 1658)
355 #elif defined(CONFIG_NAND)
356 #define CONFIG_SYS_EXTRA_ENV_RELOC
357 #define CONFIG_ENV_IS_IN_NAND
358 #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
359 #define CONFIG_ENV_OFFSET		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
360 #elif defined(CONFIG_ENV_IS_NOWHERE)
361 #define CONFIG_ENV_SIZE		0x2000
362 #else
363 #define CONFIG_ENV_IS_IN_FLASH
364 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
365 #define CONFIG_ENV_SIZE		0x2000
366 #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
367 #endif
368 
369 #define CONFIG_SYS_CLK_FREQ	66666666
370 #define CONFIG_DDR_CLK_FREQ	133333333
371 
372 #ifndef __ASSEMBLY__
373 unsigned long get_board_sys_clk(void);
374 unsigned long get_board_ddr_clk(void);
375 #endif
376 
377 /*
378  * DDR Setup
379  */
380 #define CONFIG_SYS_SPD_BUS_NUM	0
381 #define SPD_EEPROM_ADDRESS1	0x52
382 #define SPD_EEPROM_ADDRESS2	0x54
383 #define SPD_EEPROM_ADDRESS3	0x56
384 #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1	/* for p3041/p5010 */
385 #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
386 
387 /*
388  * IFC Definitions
389  */
390 #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
391 #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
392 				+ 0x8000000) | \
393 				CSPR_PORT_SIZE_16 | \
394 				CSPR_MSEL_NOR | \
395 				CSPR_V)
396 #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
397 #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
398 				CSPR_PORT_SIZE_16 | \
399 				CSPR_MSEL_NOR | \
400 				CSPR_V)
401 #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
402 /* NOR Flash Timing Params */
403 #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
404 
405 #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
406 				FTIM0_NOR_TEADC(0x5) | \
407 				FTIM0_NOR_TEAHC(0x5))
408 #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
409 				FTIM1_NOR_TRAD_NOR(0x1A) |\
410 				FTIM1_NOR_TSEQRAD_NOR(0x13))
411 #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
412 				FTIM2_NOR_TCH(0x4) | \
413 				FTIM2_NOR_TWPH(0x0E) | \
414 				FTIM2_NOR_TWP(0x1c))
415 #define CONFIG_SYS_NOR_FTIM3	0x0
416 
417 #define CONFIG_SYS_FLASH_QUIET_TEST
418 #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
419 
420 #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
421 #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
422 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
423 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
424 
425 #define CONFIG_SYS_FLASH_EMPTY_INFO
426 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
427 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
428 
429 /* NAND Flash on IFC */
430 #define CONFIG_NAND_FSL_IFC
431 #define CONFIG_SYS_NAND_MAX_ECCPOS	256
432 #define CONFIG_SYS_NAND_MAX_OOBFREE	2
433 #define CONFIG_SYS_NAND_BASE		0xff800000
434 #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
435 
436 #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
437 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
438 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
439 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
440 				| CSPR_V)
441 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
442 
443 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
444 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
445 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
446 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */ \
447 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
448 				| CSOR_NAND_SPRZ_224	/* Spare size = 224 */ \
449 				| CSOR_NAND_PB(128))	/*Page Per Block = 128*/
450 
451 #define CONFIG_SYS_NAND_ONFI_DETECTION
452 
453 /* ONFI NAND Flash mode0 Timing Params */
454 #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
455 					FTIM0_NAND_TWP(0x18)   | \
456 					FTIM0_NAND_TWCHT(0x07) | \
457 					FTIM0_NAND_TWH(0x0a))
458 #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
459 					FTIM1_NAND_TWBE(0x39)  | \
460 					FTIM1_NAND_TRR(0x0e)   | \
461 					FTIM1_NAND_TRP(0x18))
462 #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
463 					FTIM2_NAND_TREH(0x0a) | \
464 					FTIM2_NAND_TWHRE(0x1e))
465 #define CONFIG_SYS_NAND_FTIM3		0x0
466 
467 #define CONFIG_SYS_NAND_DDR_LAW		11
468 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
469 #define CONFIG_SYS_MAX_NAND_DEVICE	1
470 #define CONFIG_CMD_NAND
471 
472 #define CONFIG_SYS_NAND_BLOCK_SIZE	(512 * 1024)
473 
474 #if defined(CONFIG_NAND)
475 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
476 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
477 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
478 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
479 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
480 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
481 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
482 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
483 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
484 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR
485 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
486 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
487 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
488 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
489 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
490 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
491 #else
492 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
493 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
494 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
495 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
496 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
497 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
498 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
499 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
500 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NAND_CSPR_EXT
501 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
502 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
503 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
504 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
505 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
506 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
507 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
508 #endif
509 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
510 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
511 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
512 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
513 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
514 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
515 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
516 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
517 
518 /* CPLD on IFC */
519 #define CONFIG_SYS_CPLD_BASE	0xffdf0000
520 #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_CPLD_BASE)
521 #define CONFIG_SYS_CSPR3_EXT	(0xf)
522 #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
523 				| CSPR_PORT_SIZE_8 \
524 				| CSPR_MSEL_GPCM \
525 				| CSPR_V)
526 
527 #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
528 #define CONFIG_SYS_CSOR3	0x0
529 
530 /* CPLD Timing parameters for IFC CS3 */
531 #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
532 					FTIM0_GPCM_TEADC(0x0e) | \
533 					FTIM0_GPCM_TEAHC(0x0e))
534 #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
535 					FTIM1_GPCM_TRAD(0x1f))
536 #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
537 					FTIM2_GPCM_TCH(0x8) | \
538 					FTIM2_GPCM_TWP(0x1f))
539 #define CONFIG_SYS_CS3_FTIM3		0x0
540 
541 #if defined(CONFIG_RAMBOOT_PBL)
542 #define CONFIG_SYS_RAMBOOT
543 #endif
544 
545 
546 /* I2C */
547 #define CONFIG_SYS_FSL_I2C_SPEED	100000	/* I2C speed */
548 #define CONFIG_SYS_FSL_I2C2_SPEED	100000	/* I2C2 speed */
549 #define I2C_MUX_PCA_ADDR_PRI		0x77 /* I2C bus multiplexer,primary */
550 #define I2C_MUX_PCA_ADDR_SEC		0x76 /* I2C bus multiplexer,secondary */
551 
552 #define I2C_MUX_CH_DEFAULT	0x8
553 #define I2C_MUX_CH_VOL_MONITOR	0xa
554 #define I2C_MUX_CH_VSC3316_FS	0xc
555 #define I2C_MUX_CH_VSC3316_BS	0xd
556 
557 /* Voltage monitor on channel 2*/
558 #define I2C_VOL_MONITOR_ADDR		0x40
559 #define I2C_VOL_MONITOR_BUS_V_OFFSET	0x2
560 #define I2C_VOL_MONITOR_BUS_V_OVF	0x1
561 #define I2C_VOL_MONITOR_BUS_V_SHIFT	3
562 
563 /*
564  * eSPI - Enhanced SPI
565  */
566 #define CONFIG_FSL_ESPI
567 #define CONFIG_SPI_FLASH
568 #define CONFIG_SPI_FLASH_SST
569 #define CONFIG_CMD_SF
570 #define CONFIG_SF_DEFAULT_SPEED         10000000
571 #define CONFIG_SF_DEFAULT_MODE          0
572 
573 
574 /* Qman/Bman */
575 #ifndef CONFIG_NOBQFMAN
576 #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
577 #define CONFIG_SYS_BMAN_NUM_PORTALS	50
578 #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
579 #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
580 #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
581 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
582 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
583 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
584 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
585 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
586 					CONFIG_SYS_BMAN_CENA_SIZE)
587 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
588 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
589 #define CONFIG_SYS_QMAN_NUM_PORTALS	50
590 #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
591 #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
592 #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
593 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
594 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
595 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
596 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
597 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
598 					CONFIG_SYS_QMAN_CENA_SIZE)
599 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
600 #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
601 
602 #define CONFIG_SYS_DPAA_FMAN
603 #define CONFIG_SYS_DPAA_PME
604 #define CONFIG_SYS_PMAN
605 #define CONFIG_SYS_DPAA_DCE
606 #define CONFIG_SYS_DPAA_RMAN
607 #define CONFIG_SYS_INTERLAKEN
608 
609 /* Default address of microcode for the Linux Fman driver */
610 #if defined(CONFIG_SPIFLASH)
611 /*
612  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
613  * env, so we got 0x110000.
614  */
615 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
616 #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
617 #elif defined(CONFIG_SDCARD)
618 /*
619  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
620  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
621  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
622  */
623 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
624 #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1680)
625 #elif defined(CONFIG_NAND)
626 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
627 #define CONFIG_SYS_FMAN_FW_ADDR	(8 * CONFIG_SYS_NAND_BLOCK_SIZE)
628 #else
629 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
630 #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
631 #endif
632 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
633 #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
634 #endif /* CONFIG_NOBQFMAN */
635 
636 #ifdef CONFIG_SYS_DPAA_FMAN
637 #define CONFIG_FMAN_ENET
638 #define CONFIG_PHYLIB_10G
639 #define CONFIG_PHY_VITESSE
640 #define CONFIG_PHY_CORTINA
641 #define CONFIG_CORTINA_FW_ADDR		0xefe00000
642 #define CONFIG_CORTINA_FW_LENGTH	0x40000
643 #define CONFIG_PHY_TERANETICS
644 #define SGMII_PHY_ADDR1 0x0
645 #define SGMII_PHY_ADDR2 0x1
646 #define SGMII_PHY_ADDR3 0x2
647 #define SGMII_PHY_ADDR4 0x3
648 #define SGMII_PHY_ADDR5 0x4
649 #define SGMII_PHY_ADDR6 0x5
650 #define SGMII_PHY_ADDR7 0x6
651 #define SGMII_PHY_ADDR8 0x7
652 #define FM1_10GEC1_PHY_ADDR	0x10
653 #define FM1_10GEC2_PHY_ADDR	0x11
654 #define FM2_10GEC1_PHY_ADDR	0x12
655 #define FM2_10GEC2_PHY_ADDR	0x13
656 #define CORTINA_PHY_ADDR1	FM1_10GEC1_PHY_ADDR
657 #define CORTINA_PHY_ADDR2	FM1_10GEC2_PHY_ADDR
658 #define CORTINA_PHY_ADDR3	FM2_10GEC1_PHY_ADDR
659 #define CORTINA_PHY_ADDR4	FM2_10GEC2_PHY_ADDR
660 #endif
661 
662 
663 /* SATA */
664 #ifdef CONFIG_FSL_SATA_V2
665 #define CONFIG_LIBATA
666 #define CONFIG_FSL_SATA
667 
668 #define CONFIG_SYS_SATA_MAX_DEVICE	2
669 #define CONFIG_SATA1
670 #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
671 #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
672 #define CONFIG_SATA2
673 #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
674 #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
675 
676 #define CONFIG_LBA48
677 #define CONFIG_CMD_SATA
678 #define CONFIG_DOS_PARTITION
679 #define CONFIG_CMD_EXT2
680 #endif
681 
682 #ifdef CONFIG_FMAN_ENET
683 #define CONFIG_MII		/* MII PHY management */
684 #define CONFIG_ETHPRIME		"FM1@DTSEC1"
685 #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
686 #endif
687 
688 /*
689 * USB
690 */
691 #define CONFIG_CMD_USB
692 #define CONFIG_USB_STORAGE
693 #define CONFIG_USB_EHCI
694 #define CONFIG_USB_EHCI_FSL
695 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
696 #define CONFIG_CMD_EXT2
697 #define CONFIG_HAS_FSL_DR_USB
698 
699 #define CONFIG_MMC
700 
701 #ifdef CONFIG_MMC
702 #define CONFIG_FSL_ESDHC
703 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
704 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
705 #define CONFIG_CMD_MMC
706 #define CONFIG_GENERIC_MMC
707 #define CONFIG_CMD_EXT2
708 #define CONFIG_CMD_FAT
709 #define CONFIG_DOS_PARTITION
710 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
711 #endif
712 
713 /* Hash command with SHA acceleration supported in hardware */
714 #ifdef CONFIG_FSL_CAAM
715 #define CONFIG_CMD_HASH
716 #define CONFIG_SHA_HW_ACCEL
717 #endif
718 
719 #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
720 
721 #define __USB_PHY_TYPE	utmi
722 
723 /*
724  * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
725  * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
726  * interleaving. It can be cacheline, page, bank, superbank.
727  * See doc/README.fsl-ddr for details.
728  */
729 #ifdef CONFIG_PPC_T4240
730 #define CTRL_INTLV_PREFERED 3way_4KB
731 #else
732 #define CTRL_INTLV_PREFERED cacheline
733 #endif
734 
735 #define	CONFIG_EXTRA_ENV_SETTINGS				\
736 	"hwconfig=fsl_ddr:"					\
737 	"ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","	\
738 	"bank_intlv=auto;"					\
739 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
740 	"netdev=eth0\0"						\
741 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
742 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
743 	"tftpflash=tftpboot $loadaddr $uboot && "		\
744 	"protect off $ubootaddr +$filesize && "			\
745 	"erase $ubootaddr +$filesize && "			\
746 	"cp.b $loadaddr $ubootaddr $filesize && "		\
747 	"protect on $ubootaddr +$filesize && "			\
748 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
749 	"consoledev=ttyS0\0"					\
750 	"ramdiskaddr=2000000\0"					\
751 	"ramdiskfile=t4240rdb/ramdisk.uboot\0"			\
752 	"fdtaddr=c00000\0"					\
753 	"fdtfile=t4240rdb/t4240rdb.dtb\0"			\
754 	"bdev=sda3\0"
755 
756 #define CONFIG_HVBOOT					\
757 	"setenv bootargs config-addr=0x60000000; "	\
758 	"bootm 0x01000000 - 0x00f00000"
759 
760 #define CONFIG_LINUX					\
761 	"setenv bootargs root=/dev/ram rw "		\
762 	"console=$consoledev,$baudrate $othbootargs;"	\
763 	"setenv ramdiskaddr 0x02000000;"		\
764 	"setenv fdtaddr 0x00c00000;"			\
765 	"setenv loadaddr 0x1000000;"			\
766 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
767 
768 #define CONFIG_HDBOOT					\
769 	"setenv bootargs root=/dev/$bdev rw "		\
770 	"console=$consoledev,$baudrate $othbootargs;"	\
771 	"tftp $loadaddr $bootfile;"			\
772 	"tftp $fdtaddr $fdtfile;"			\
773 	"bootm $loadaddr - $fdtaddr"
774 
775 #define CONFIG_NFSBOOTCOMMAND			\
776 	"setenv bootargs root=/dev/nfs rw "	\
777 	"nfsroot=$serverip:$rootpath "		\
778 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
779 	"console=$consoledev,$baudrate $othbootargs;"	\
780 	"tftp $loadaddr $bootfile;"		\
781 	"tftp $fdtaddr $fdtfile;"		\
782 	"bootm $loadaddr - $fdtaddr"
783 
784 #define CONFIG_RAMBOOTCOMMAND				\
785 	"setenv bootargs root=/dev/ram rw "		\
786 	"console=$consoledev,$baudrate $othbootargs;"	\
787 	"tftp $ramdiskaddr $ramdiskfile;"		\
788 	"tftp $loadaddr $bootfile;"			\
789 	"tftp $fdtaddr $fdtfile;"			\
790 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
791 
792 #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
793 
794 #include <asm/fsl_secure_boot.h>
795 
796 #ifdef CONFIG_SECURE_BOOT
797 /* Secure Boot target was not getting build for T4240 because of
798  * increased binary size. So the size is being reduced by removing USB
799  * which is anyways not used in Secure Environment.
800  */
801 #undef CONFIG_CMD_USB
802 #define CONFIG_CMD_BLOB
803 #endif
804 
805 #endif	/* __CONFIG_H */
806