xref: /openbmc/u-boot/include/configs/T4240RDB.h (revision 2ae23a28)
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  */
5 
6 /*
7  * T4240 RDB board configuration file
8  */
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11 
12 #define CONFIG_FSL_SATA_V2
13 #define CONFIG_PCIE4
14 
15 #define CONFIG_ICS307_REFCLK_HZ		25000000  /* ICS307 ref clk freq */
16 
17 #ifdef CONFIG_RAMBOOT_PBL
18 #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
19 #ifndef CONFIG_SDCARD
20 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
21 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
22 #else
23 #define CONFIG_SPL_FLUSH_IMAGE
24 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
25 #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
26 #define CONFIG_SPL_PAD_TO		0x40000
27 #define CONFIG_SPL_MAX_SIZE		0x28000
28 #define RESET_VECTOR_OFFSET		0x27FFC
29 #define BOOT_PAGE_OFFSET		0x27000
30 
31 #ifdef	CONFIG_SDCARD
32 #define CONFIG_RESET_VECTOR_ADDRESS	0x200FFC
33 #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
34 #define CONFIG_SYS_MMC_U_BOOT_DST	0x00200000
35 #define CONFIG_SYS_MMC_U_BOOT_START	0x00200000
36 #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
37 #ifndef CONFIG_SPL_BUILD
38 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
39 #endif
40 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
41 #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
42 #define CONFIG_SPL_MMC_BOOT
43 #endif
44 
45 #ifdef CONFIG_SPL_BUILD
46 #define CONFIG_SPL_SKIP_RELOCATE
47 #define CONFIG_SPL_COMMON_INIT_DDR
48 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
49 #endif
50 
51 #endif
52 #endif /* CONFIG_RAMBOOT_PBL */
53 
54 #define CONFIG_DDR_ECC
55 
56 /* High Level Configuration Options */
57 #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
58 
59 #ifndef CONFIG_RESET_VECTOR_ADDRESS
60 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
61 #endif
62 
63 #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
64 #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
65 #define CONFIG_PCIE1			/* PCIE controller 1 */
66 #define CONFIG_PCIE2			/* PCIE controller 2 */
67 #define CONFIG_PCIE3			/* PCIE controller 3 */
68 #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
69 #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
70 
71 #define CONFIG_ENV_OVERWRITE
72 
73 /*
74  * These can be toggled for performance analysis, otherwise use default.
75  */
76 #define CONFIG_SYS_CACHE_STASHING
77 #define CONFIG_BTB			/* toggle branch predition */
78 #ifdef CONFIG_DDR_ECC
79 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
80 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
81 #endif
82 
83 #define CONFIG_ENABLE_36BIT_PHYS
84 
85 #define CONFIG_ADDR_MAP
86 #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
87 
88 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
89 #define CONFIG_SYS_MEMTEST_END		0x00400000
90 
91 /*
92  *  Config the L3 Cache as L3 SRAM
93  */
94 #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
95 #define CONFIG_SYS_L3_SIZE		(512 << 10)
96 #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
97 #ifdef CONFIG_RAMBOOT_PBL
98 #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
99 #endif
100 #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
101 #define CONFIG_SPL_RELOC_MALLOC_SIZE	(50 << 10)
102 #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
103 
104 #define CONFIG_SYS_DCSRBAR		0xf0000000
105 #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
106 
107 /*
108  * DDR Setup
109  */
110 #define CONFIG_VERY_BIG_RAM
111 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
112 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
113 
114 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
115 #define CONFIG_CHIP_SELECTS_PER_CTRL	4
116 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
117 
118 #define CONFIG_DDR_SPD
119 
120 /*
121  * IFC Definitions
122  */
123 #define CONFIG_SYS_FLASH_BASE	0xe0000000
124 #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
125 
126 #ifdef CONFIG_SPL_BUILD
127 #define CONFIG_SYS_MONITOR_BASE		CONFIG_SPL_TEXT_BASE
128 #else
129 #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
130 #endif
131 
132 #define CONFIG_MISC_INIT_R
133 
134 #define CONFIG_HWCONFIG
135 
136 /* define to use L1 as initial stack */
137 #define CONFIG_L1_INIT_RAM
138 #define CONFIG_SYS_INIT_RAM_LOCK
139 #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
140 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
141 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
142 /* The assembler doesn't like typecast */
143 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
144 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
145 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
146 #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
147 
148 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
149 					GENERATED_GBL_DATA_SIZE)
150 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
151 
152 #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
153 #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
154 
155 /* Serial Port - controlled on board with jumper J8
156  * open - index 2
157  * shorted - index 1
158  */
159 #define CONFIG_SYS_NS16550_SERIAL
160 #define CONFIG_SYS_NS16550_REG_SIZE	1
161 #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
162 
163 #define CONFIG_SYS_BAUDRATE_TABLE	\
164 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
165 
166 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
167 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
168 #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
169 #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
170 
171 /* I2C */
172 #define CONFIG_SYS_I2C
173 #define CONFIG_SYS_I2C_FSL
174 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
175 #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
176 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
177 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
178 
179 /*
180  * General PCI
181  * Memory space is mapped 1-1, but I/O space must start from 0.
182  */
183 
184 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
185 #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
186 #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
187 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
188 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
189 #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
190 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
191 #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
192 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
193 
194 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
195 #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
196 #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
197 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
198 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
199 #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
200 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
201 #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
202 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
203 
204 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
205 #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
206 #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
207 #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
208 #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
209 #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
210 #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
211 #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
212 #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
213 
214 /* controller 4, Base address 203000 */
215 #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
216 #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
217 #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
218 #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
219 #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
220 #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
221 
222 #ifdef CONFIG_PCI
223 #define CONFIG_PCI_INDIRECT_BRIDGE
224 
225 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
226 #endif	/* CONFIG_PCI */
227 
228 /* SATA */
229 #ifdef CONFIG_FSL_SATA_V2
230 #define CONFIG_SYS_SATA_MAX_DEVICE	2
231 #define CONFIG_SATA1
232 #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
233 #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
234 #define CONFIG_SATA2
235 #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
236 #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
237 
238 #define CONFIG_LBA48
239 #endif
240 
241 #ifdef CONFIG_FMAN_ENET
242 #define CONFIG_MII		/* MII PHY management */
243 #define CONFIG_ETHPRIME		"FM1@DTSEC1"
244 #endif
245 
246 /*
247  * Environment
248  */
249 #define CONFIG_LOADS_ECHO		/* echo on for serial download */
250 #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
251 
252 /*
253  * Command line configuration.
254  */
255 
256 /*
257  * Miscellaneous configurable options
258  */
259 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
260 
261 /*
262  * For booting Linux, the board info and command line data
263  * have to be in the first 64 MB of memory, since this is
264  * the maximum mapped by the Linux kernel during initialization.
265  */
266 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
267 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
268 
269 #ifdef CONFIG_CMD_KGDB
270 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
271 #endif
272 
273 /*
274  * Environment Configuration
275  */
276 #define CONFIG_ROOTPATH		"/opt/nfsroot"
277 #define CONFIG_BOOTFILE		"uImage"
278 #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
279 
280 /* default location for tftp and bootm */
281 #define CONFIG_LOADADDR		1000000
282 
283 #define CONFIG_HVBOOT					\
284 	"setenv bootargs config-addr=0x60000000; "	\
285 	"bootm 0x01000000 - 0x00f00000"
286 
287 #ifndef CONFIG_MTD_NOR_FLASH
288 #else
289 #define CONFIG_FLASH_CFI_DRIVER
290 #define CONFIG_SYS_FLASH_CFI
291 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
292 #endif
293 
294 #if defined(CONFIG_SPIFLASH)
295 #define CONFIG_SYS_EXTRA_ENV_RELOC
296 #define CONFIG_ENV_SPI_BUS              0
297 #define CONFIG_ENV_SPI_CS               0
298 #define CONFIG_ENV_SPI_MAX_HZ           10000000
299 #define CONFIG_ENV_SPI_MODE             0
300 #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
301 #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
302 #define CONFIG_ENV_SECT_SIZE            0x10000
303 #elif defined(CONFIG_SDCARD)
304 #define CONFIG_SYS_EXTRA_ENV_RELOC
305 #define CONFIG_SYS_MMC_ENV_DEV          0
306 #define CONFIG_ENV_SIZE			0x2000
307 #define CONFIG_ENV_OFFSET		(512 * 0x800)
308 #elif defined(CONFIG_NAND)
309 #define CONFIG_SYS_EXTRA_ENV_RELOC
310 #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
311 #define CONFIG_ENV_OFFSET		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
312 #elif defined(CONFIG_ENV_IS_NOWHERE)
313 #define CONFIG_ENV_SIZE		0x2000
314 #else
315 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
316 #define CONFIG_ENV_SIZE		0x2000
317 #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
318 #endif
319 
320 #define CONFIG_SYS_CLK_FREQ	66666666
321 #define CONFIG_DDR_CLK_FREQ	133333333
322 
323 #ifndef __ASSEMBLY__
324 unsigned long get_board_sys_clk(void);
325 unsigned long get_board_ddr_clk(void);
326 #endif
327 
328 /*
329  * DDR Setup
330  */
331 #define CONFIG_SYS_SPD_BUS_NUM	0
332 #define SPD_EEPROM_ADDRESS1	0x52
333 #define SPD_EEPROM_ADDRESS2	0x54
334 #define SPD_EEPROM_ADDRESS3	0x56
335 #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1	/* for p3041/p5010 */
336 #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
337 
338 /*
339  * IFC Definitions
340  */
341 #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
342 #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
343 				+ 0x8000000) | \
344 				CSPR_PORT_SIZE_16 | \
345 				CSPR_MSEL_NOR | \
346 				CSPR_V)
347 #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
348 #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
349 				CSPR_PORT_SIZE_16 | \
350 				CSPR_MSEL_NOR | \
351 				CSPR_V)
352 #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
353 /* NOR Flash Timing Params */
354 #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
355 
356 #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
357 				FTIM0_NOR_TEADC(0x5) | \
358 				FTIM0_NOR_TEAHC(0x5))
359 #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
360 				FTIM1_NOR_TRAD_NOR(0x1A) |\
361 				FTIM1_NOR_TSEQRAD_NOR(0x13))
362 #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
363 				FTIM2_NOR_TCH(0x4) | \
364 				FTIM2_NOR_TWPH(0x0E) | \
365 				FTIM2_NOR_TWP(0x1c))
366 #define CONFIG_SYS_NOR_FTIM3	0x0
367 
368 #define CONFIG_SYS_FLASH_QUIET_TEST
369 #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
370 
371 #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
372 #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
373 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
374 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
375 
376 #define CONFIG_SYS_FLASH_EMPTY_INFO
377 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
378 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
379 
380 /* NAND Flash on IFC */
381 #define CONFIG_NAND_FSL_IFC
382 #define CONFIG_SYS_NAND_MAX_ECCPOS	256
383 #define CONFIG_SYS_NAND_MAX_OOBFREE	2
384 #define CONFIG_SYS_NAND_BASE		0xff800000
385 #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
386 
387 #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
388 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
389 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
390 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
391 				| CSPR_V)
392 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
393 
394 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
395 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
396 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
397 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */ \
398 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
399 				| CSOR_NAND_SPRZ_224	/* Spare size = 224 */ \
400 				| CSOR_NAND_PB(128))	/*Page Per Block = 128*/
401 
402 #define CONFIG_SYS_NAND_ONFI_DETECTION
403 
404 /* ONFI NAND Flash mode0 Timing Params */
405 #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
406 					FTIM0_NAND_TWP(0x18)   | \
407 					FTIM0_NAND_TWCHT(0x07) | \
408 					FTIM0_NAND_TWH(0x0a))
409 #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
410 					FTIM1_NAND_TWBE(0x39)  | \
411 					FTIM1_NAND_TRR(0x0e)   | \
412 					FTIM1_NAND_TRP(0x18))
413 #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
414 					FTIM2_NAND_TREH(0x0a) | \
415 					FTIM2_NAND_TWHRE(0x1e))
416 #define CONFIG_SYS_NAND_FTIM3		0x0
417 
418 #define CONFIG_SYS_NAND_DDR_LAW		11
419 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
420 #define CONFIG_SYS_MAX_NAND_DEVICE	1
421 
422 #define CONFIG_SYS_NAND_BLOCK_SIZE	(512 * 1024)
423 
424 #if defined(CONFIG_NAND)
425 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
426 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
427 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
428 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
429 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
430 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
431 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
432 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
433 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
434 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR
435 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
436 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
437 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
438 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
439 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
440 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
441 #else
442 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
443 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
444 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
445 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
446 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
447 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
448 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
449 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
450 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NAND_CSPR_EXT
451 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
452 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
453 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
454 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
455 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
456 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
457 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
458 #endif
459 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
460 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
461 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
462 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
463 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
464 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
465 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
466 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
467 
468 /* CPLD on IFC */
469 #define CONFIG_SYS_CPLD_BASE	0xffdf0000
470 #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_CPLD_BASE)
471 #define CONFIG_SYS_CSPR3_EXT	(0xf)
472 #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
473 				| CSPR_PORT_SIZE_8 \
474 				| CSPR_MSEL_GPCM \
475 				| CSPR_V)
476 
477 #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
478 #define CONFIG_SYS_CSOR3	0x0
479 
480 /* CPLD Timing parameters for IFC CS3 */
481 #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
482 					FTIM0_GPCM_TEADC(0x0e) | \
483 					FTIM0_GPCM_TEAHC(0x0e))
484 #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
485 					FTIM1_GPCM_TRAD(0x1f))
486 #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
487 					FTIM2_GPCM_TCH(0x8) | \
488 					FTIM2_GPCM_TWP(0x1f))
489 #define CONFIG_SYS_CS3_FTIM3		0x0
490 
491 #if defined(CONFIG_RAMBOOT_PBL)
492 #define CONFIG_SYS_RAMBOOT
493 #endif
494 
495 /* I2C */
496 #define CONFIG_SYS_FSL_I2C_SPEED	100000	/* I2C speed */
497 #define CONFIG_SYS_FSL_I2C2_SPEED	100000	/* I2C2 speed */
498 #define I2C_MUX_PCA_ADDR_PRI		0x77 /* I2C bus multiplexer,primary */
499 #define I2C_MUX_PCA_ADDR_SEC		0x76 /* I2C bus multiplexer,secondary */
500 
501 #define I2C_MUX_CH_DEFAULT	0x8
502 #define I2C_MUX_CH_VOL_MONITOR	0xa
503 #define I2C_MUX_CH_VSC3316_FS	0xc
504 #define I2C_MUX_CH_VSC3316_BS	0xd
505 
506 /* Voltage monitor on channel 2*/
507 #define I2C_VOL_MONITOR_ADDR		0x40
508 #define I2C_VOL_MONITOR_BUS_V_OFFSET	0x2
509 #define I2C_VOL_MONITOR_BUS_V_OVF	0x1
510 #define I2C_VOL_MONITOR_BUS_V_SHIFT	3
511 
512 #define CONFIG_VID_FLS_ENV		"t4240rdb_vdd_mv"
513 #ifndef CONFIG_SPL_BUILD
514 #define CONFIG_VID
515 #endif
516 #define CONFIG_VOL_MONITOR_IR36021_SET
517 #define CONFIG_VOL_MONITOR_IR36021_READ
518 /* The lowest and highest voltage allowed for T4240RDB */
519 #define VDD_MV_MIN			819
520 #define VDD_MV_MAX			1212
521 
522 /*
523  * eSPI - Enhanced SPI
524  */
525 #define CONFIG_SF_DEFAULT_SPEED         10000000
526 #define CONFIG_SF_DEFAULT_MODE          0
527 
528 /* Qman/Bman */
529 #ifndef CONFIG_NOBQFMAN
530 #define CONFIG_SYS_BMAN_NUM_PORTALS	50
531 #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
532 #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
533 #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
534 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
535 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
536 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
537 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
538 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
539 					CONFIG_SYS_BMAN_CENA_SIZE)
540 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
541 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
542 #define CONFIG_SYS_QMAN_NUM_PORTALS	50
543 #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
544 #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
545 #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
546 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
547 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
548 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
549 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
550 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
551 					CONFIG_SYS_QMAN_CENA_SIZE)
552 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
553 #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
554 
555 #define CONFIG_SYS_DPAA_FMAN
556 #define CONFIG_SYS_DPAA_PME
557 #define CONFIG_SYS_PMAN
558 #define CONFIG_SYS_DPAA_DCE
559 #define CONFIG_SYS_DPAA_RMAN
560 #define CONFIG_SYS_INTERLAKEN
561 
562 /* Default address of microcode for the Linux Fman driver */
563 #if defined(CONFIG_SPIFLASH)
564 /*
565  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
566  * env, so we got 0x110000.
567  */
568 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
569 #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
570 #elif defined(CONFIG_SDCARD)
571 /*
572  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
573  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
574  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
575  */
576 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
577 #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 0x820)
578 #elif defined(CONFIG_NAND)
579 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
580 #define CONFIG_SYS_FMAN_FW_ADDR	(8 * CONFIG_SYS_NAND_BLOCK_SIZE)
581 #else
582 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
583 #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
584 #endif
585 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
586 #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
587 #endif /* CONFIG_NOBQFMAN */
588 
589 #ifdef CONFIG_SYS_DPAA_FMAN
590 #define CONFIG_FMAN_ENET
591 #define CONFIG_PHYLIB_10G
592 #define CONFIG_PHY_VITESSE
593 #define CONFIG_PHY_CORTINA
594 #define CONFIG_SYS_CORTINA_FW_IN_NOR
595 #define CONFIG_CORTINA_FW_ADDR		0xefe00000
596 #define CONFIG_CORTINA_FW_LENGTH	0x40000
597 #define CONFIG_PHY_TERANETICS
598 #define SGMII_PHY_ADDR1 0x0
599 #define SGMII_PHY_ADDR2 0x1
600 #define SGMII_PHY_ADDR3 0x2
601 #define SGMII_PHY_ADDR4 0x3
602 #define SGMII_PHY_ADDR5 0x4
603 #define SGMII_PHY_ADDR6 0x5
604 #define SGMII_PHY_ADDR7 0x6
605 #define SGMII_PHY_ADDR8 0x7
606 #define FM1_10GEC1_PHY_ADDR	0x10
607 #define FM1_10GEC2_PHY_ADDR	0x11
608 #define FM2_10GEC1_PHY_ADDR	0x12
609 #define FM2_10GEC2_PHY_ADDR	0x13
610 #define CORTINA_PHY_ADDR1	FM1_10GEC1_PHY_ADDR
611 #define CORTINA_PHY_ADDR2	FM1_10GEC2_PHY_ADDR
612 #define CORTINA_PHY_ADDR3	FM2_10GEC1_PHY_ADDR
613 #define CORTINA_PHY_ADDR4	FM2_10GEC2_PHY_ADDR
614 #endif
615 
616 /* SATA */
617 #ifdef CONFIG_FSL_SATA_V2
618 #define CONFIG_SYS_SATA_MAX_DEVICE	2
619 #define CONFIG_SATA1
620 #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
621 #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
622 #define CONFIG_SATA2
623 #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
624 #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
625 
626 #define CONFIG_LBA48
627 #endif
628 
629 #ifdef CONFIG_FMAN_ENET
630 #define CONFIG_MII		/* MII PHY management */
631 #define CONFIG_ETHPRIME		"FM1@DTSEC1"
632 #endif
633 
634 /*
635 * USB
636 */
637 #define CONFIG_USB_EHCI_FSL
638 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
639 #define CONFIG_HAS_FSL_DR_USB
640 
641 #ifdef CONFIG_MMC
642 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
643 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
644 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
645 #endif
646 
647 
648 #define __USB_PHY_TYPE	utmi
649 
650 /*
651  * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
652  * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
653  * interleaving. It can be cacheline, page, bank, superbank.
654  * See doc/README.fsl-ddr for details.
655  */
656 #ifdef CONFIG_ARCH_T4240
657 #define CTRL_INTLV_PREFERED 3way_4KB
658 #else
659 #define CTRL_INTLV_PREFERED cacheline
660 #endif
661 
662 #define	CONFIG_EXTRA_ENV_SETTINGS				\
663 	"hwconfig=fsl_ddr:"					\
664 	"ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","	\
665 	"bank_intlv=auto;"					\
666 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
667 	"netdev=eth0\0"						\
668 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
669 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
670 	"tftpflash=tftpboot $loadaddr $uboot && "		\
671 	"protect off $ubootaddr +$filesize && "			\
672 	"erase $ubootaddr +$filesize && "			\
673 	"cp.b $loadaddr $ubootaddr $filesize && "		\
674 	"protect on $ubootaddr +$filesize && "			\
675 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
676 	"consoledev=ttyS0\0"					\
677 	"ramdiskaddr=2000000\0"					\
678 	"ramdiskfile=t4240rdb/ramdisk.uboot\0"			\
679 	"fdtaddr=1e00000\0"					\
680 	"fdtfile=t4240rdb/t4240rdb.dtb\0"			\
681 	"bdev=sda3\0"
682 
683 #define CONFIG_HVBOOT					\
684 	"setenv bootargs config-addr=0x60000000; "	\
685 	"bootm 0x01000000 - 0x00f00000"
686 
687 #define CONFIG_LINUX					\
688 	"setenv bootargs root=/dev/ram rw "		\
689 	"console=$consoledev,$baudrate $othbootargs;"	\
690 	"setenv ramdiskaddr 0x02000000;"		\
691 	"setenv fdtaddr 0x00c00000;"			\
692 	"setenv loadaddr 0x1000000;"			\
693 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
694 
695 #define CONFIG_HDBOOT					\
696 	"setenv bootargs root=/dev/$bdev rw "		\
697 	"console=$consoledev,$baudrate $othbootargs;"	\
698 	"tftp $loadaddr $bootfile;"			\
699 	"tftp $fdtaddr $fdtfile;"			\
700 	"bootm $loadaddr - $fdtaddr"
701 
702 #define CONFIG_NFSBOOTCOMMAND			\
703 	"setenv bootargs root=/dev/nfs rw "	\
704 	"nfsroot=$serverip:$rootpath "		\
705 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
706 	"console=$consoledev,$baudrate $othbootargs;"	\
707 	"tftp $loadaddr $bootfile;"		\
708 	"tftp $fdtaddr $fdtfile;"		\
709 	"bootm $loadaddr - $fdtaddr"
710 
711 #define CONFIG_RAMBOOTCOMMAND				\
712 	"setenv bootargs root=/dev/ram rw "		\
713 	"console=$consoledev,$baudrate $othbootargs;"	\
714 	"tftp $ramdiskaddr $ramdiskfile;"		\
715 	"tftp $loadaddr $bootfile;"			\
716 	"tftp $fdtaddr $fdtfile;"			\
717 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
718 
719 #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
720 
721 #include <asm/fsl_secure_boot.h>
722 
723 #endif	/* __CONFIG_H */
724