xref: /openbmc/u-boot/include/configs/T208xQDS.h (revision ed4708aa)
1 /*
2  * Copyright 2011-2013 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6 
7 /*
8  * T2080/T2081 QDS board configuration file
9  */
10 
11 #ifndef __T208xQDS_H
12 #define __T208xQDS_H
13 
14 #define CONFIG_DISPLAY_BOARDINFO
15 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
16 #define CONFIG_MMC
17 #define CONFIG_USB_EHCI
18 #if defined(CONFIG_PPC_T2080)
19 #define CONFIG_T2080QDS
20 #define CONFIG_FSL_SATA_V2
21 #define CONFIG_SYS_SRIO		/* Enable Serial RapidIO Support */
22 #define CONFIG_SRIO1		/* SRIO port 1 */
23 #define CONFIG_SRIO2		/* SRIO port 2 */
24 #elif defined(CONFIG_PPC_T2081)
25 #define CONFIG_T2081QDS
26 #endif
27 
28 /* High Level Configuration Options */
29 #define CONFIG_PHYS_64BIT
30 #define CONFIG_BOOKE
31 #define CONFIG_E500		/* BOOKE e500 family */
32 #define CONFIG_E500MC		/* BOOKE e500mc family */
33 #define CONFIG_SYS_BOOK3E_HV	/* Category E.HV supported */
34 #define CONFIG_MP		/* support multiple processors */
35 #define CONFIG_ENABLE_36BIT_PHYS
36 
37 #ifdef CONFIG_PHYS_64BIT
38 #define CONFIG_ADDR_MAP 1
39 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
40 #endif
41 
42 #define CONFIG_SYS_FSL_CPC	/* Corenet Platform Cache */
43 #define CONFIG_SYS_NUM_CPC	CONFIG_NUM_DDR_CONTROLLERS
44 #define CONFIG_FSL_IFC		/* Enable IFC Support */
45 #define CONFIG_FSL_CAAM		/* Enable SEC/CAAM */
46 #define CONFIG_FSL_LAW		/* Use common FSL init code */
47 #define CONFIG_ENV_OVERWRITE
48 
49 #ifdef CONFIG_RAMBOOT_PBL
50 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
51 #if defined(CONFIG_PPC_T2080)
52 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_rcw.cfg
53 #elif defined(CONFIG_PPC_T2081)
54 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_rcw.cfg
55 #endif
56 
57 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
58 #define CONFIG_SPL_ENV_SUPPORT
59 #define CONFIG_SPL_SERIAL_SUPPORT
60 #define CONFIG_SPL_FLUSH_IMAGE
61 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
62 #define CONFIG_SPL_LIBGENERIC_SUPPORT
63 #define CONFIG_SPL_LIBCOMMON_SUPPORT
64 #define CONFIG_SPL_I2C_SUPPORT
65 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
66 #define CONFIG_FSL_LAW			/* Use common FSL init code */
67 #define CONFIG_SYS_TEXT_BASE		0x00201000
68 #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
69 #define CONFIG_SPL_PAD_TO		0x40000
70 #define CONFIG_SPL_MAX_SIZE		0x28000
71 #define RESET_VECTOR_OFFSET		0x27FFC
72 #define BOOT_PAGE_OFFSET		0x27000
73 #ifdef CONFIG_SPL_BUILD
74 #define CONFIG_SPL_SKIP_RELOCATE
75 #define CONFIG_SPL_COMMON_INIT_DDR
76 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
77 #define CONFIG_SYS_NO_FLASH
78 #endif
79 
80 #ifdef CONFIG_NAND
81 #define CONFIG_SPL_NAND_SUPPORT
82 #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
83 #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
84 #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
85 #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
86 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
87 #define CONFIG_SPL_NAND_BOOT
88 #endif
89 
90 #ifdef CONFIG_SPIFLASH
91 #define	CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
92 #define CONFIG_SPL_SPI_SUPPORT
93 #define CONFIG_SPL_SPI_FLASH_SUPPORT
94 #define CONFIG_SPL_SPI_FLASH_MINIMAL
95 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
96 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x00200000)
97 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x00200000)
98 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
99 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
100 #ifndef CONFIG_SPL_BUILD
101 #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
102 #endif
103 #define CONFIG_SPL_SPI_BOOT
104 #endif
105 
106 #ifdef CONFIG_SDCARD
107 #define	CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
108 #define CONFIG_SPL_MMC_SUPPORT
109 #define CONFIG_SPL_MMC_MINIMAL
110 #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
111 #define CONFIG_SYS_MMC_U_BOOT_DST	(0x00200000)
112 #define CONFIG_SYS_MMC_U_BOOT_START	(0x00200000)
113 #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
114 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
115 #ifndef CONFIG_SPL_BUILD
116 #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
117 #endif
118 #define CONFIG_SPL_MMC_BOOT
119 #endif
120 
121 #endif /* CONFIG_RAMBOOT_PBL */
122 
123 #define CONFIG_SRIO_PCIE_BOOT_MASTER
124 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
125 /* Set 1M boot space */
126 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
127 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
128 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
129 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
130 #define CONFIG_SYS_NO_FLASH
131 #endif
132 
133 #ifndef CONFIG_SYS_TEXT_BASE
134 #define CONFIG_SYS_TEXT_BASE	0xeff40000
135 #endif
136 
137 #ifndef CONFIG_RESET_VECTOR_ADDRESS
138 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
139 #endif
140 
141 /*
142  * These can be toggled for performance analysis, otherwise use default.
143  */
144 #define CONFIG_SYS_CACHE_STASHING
145 #define CONFIG_BTB		/* toggle branch predition */
146 #define CONFIG_DDR_ECC
147 #ifdef CONFIG_DDR_ECC
148 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
149 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
150 #endif
151 
152 #ifndef CONFIG_SYS_NO_FLASH
153 #define CONFIG_FLASH_CFI_DRIVER
154 #define CONFIG_SYS_FLASH_CFI
155 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
156 #endif
157 
158 #if defined(CONFIG_SPIFLASH)
159 #define CONFIG_SYS_EXTRA_ENV_RELOC
160 #define CONFIG_ENV_IS_IN_SPI_FLASH
161 #define CONFIG_ENV_SPI_BUS	0
162 #define CONFIG_ENV_SPI_CS	0
163 #define CONFIG_ENV_SPI_MAX_HZ	10000000
164 #define CONFIG_ENV_SPI_MODE	0
165 #define CONFIG_ENV_SIZE		0x2000	   /* 8KB */
166 #define CONFIG_ENV_OFFSET	0x100000   /* 1MB */
167 #define CONFIG_ENV_SECT_SIZE	0x10000
168 #elif defined(CONFIG_SDCARD)
169 #define CONFIG_SYS_EXTRA_ENV_RELOC
170 #define CONFIG_ENV_IS_IN_MMC
171 #define CONFIG_SYS_MMC_ENV_DEV	0
172 #define CONFIG_ENV_SIZE		0x2000
173 #define CONFIG_ENV_OFFSET	(512 * 0x800)
174 #elif defined(CONFIG_NAND)
175 #define CONFIG_SYS_EXTRA_ENV_RELOC
176 #define CONFIG_ENV_IS_IN_NAND
177 #define CONFIG_ENV_SIZE		0x2000
178 #define CONFIG_ENV_OFFSET	(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
179 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
180 #define CONFIG_ENV_IS_IN_REMOTE
181 #define CONFIG_ENV_ADDR		0xffe20000
182 #define CONFIG_ENV_SIZE		0x2000
183 #elif defined(CONFIG_ENV_IS_NOWHERE)
184 #define CONFIG_ENV_SIZE		0x2000
185 #else
186 #define CONFIG_ENV_IS_IN_FLASH
187 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
188 #define CONFIG_ENV_SIZE		0x2000
189 #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
190 #endif
191 
192 #ifndef __ASSEMBLY__
193 unsigned long get_board_sys_clk(void);
194 unsigned long get_board_ddr_clk(void);
195 #endif
196 
197 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
198 #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
199 
200 /*
201  * Config the L3 Cache as L3 SRAM
202  */
203 #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
204 #define CONFIG_SYS_L3_SIZE		(512 << 10)
205 #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
206 #ifdef CONFIG_RAMBOOT_PBL
207 #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
208 #endif
209 #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
210 #define CONFIG_SPL_RELOC_MALLOC_SIZE	(50 << 10)
211 #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
212 #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
213 
214 #define CONFIG_SYS_DCSRBAR	0xf0000000
215 #define CONFIG_SYS_DCSRBAR_PHYS	0xf00000000ull
216 
217 /* EEPROM */
218 #define CONFIG_ID_EEPROM
219 #define CONFIG_SYS_I2C_EEPROM_NXID
220 #define CONFIG_SYS_EEPROM_BUS_NUM	0
221 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
222 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
223 
224 /*
225  * DDR Setup
226  */
227 #define CONFIG_VERY_BIG_RAM
228 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
229 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
230 #define CONFIG_DIMM_SLOTS_PER_CTLR	2
231 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
232 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
233 #define CONFIG_DDR_SPD
234 #define CONFIG_SYS_FSL_DDR3
235 #define CONFIG_FSL_DDR_INTERACTIVE
236 #define CONFIG_SYS_SPD_BUS_NUM	0
237 #define CONFIG_SYS_SDRAM_SIZE	2048	/* for fixed parameter use */
238 #define SPD_EEPROM_ADDRESS1	0x51
239 #define SPD_EEPROM_ADDRESS2	0x52
240 #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
241 #define CTRL_INTLV_PREFERED	cacheline
242 
243 /*
244  * IFC Definitions
245  */
246 #define CONFIG_SYS_FLASH_BASE		0xe0000000
247 #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
248 #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
249 #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
250 				+ 0x8000000) | \
251 				CSPR_PORT_SIZE_16 | \
252 				CSPR_MSEL_NOR | \
253 				CSPR_V)
254 #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
255 #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
256 				CSPR_PORT_SIZE_16 | \
257 				CSPR_MSEL_NOR | \
258 				CSPR_V)
259 #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
260 /* NOR Flash Timing Params */
261 #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
262 
263 #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
264 				FTIM0_NOR_TEADC(0x5) | \
265 				FTIM0_NOR_TEAHC(0x5))
266 #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
267 				FTIM1_NOR_TRAD_NOR(0x1A) |\
268 				FTIM1_NOR_TSEQRAD_NOR(0x13))
269 #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
270 				FTIM2_NOR_TCH(0x4) | \
271 				FTIM2_NOR_TWPH(0x0E) | \
272 				FTIM2_NOR_TWP(0x1c))
273 #define CONFIG_SYS_NOR_FTIM3	0x0
274 
275 #define CONFIG_SYS_FLASH_QUIET_TEST
276 #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
277 
278 #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
279 #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
280 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
281 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
282 
283 #define CONFIG_SYS_FLASH_EMPTY_INFO
284 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
285 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
286 
287 #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
288 #define QIXIS_BASE			0xffdf0000
289 #define QIXIS_LBMAP_SWITCH		6
290 #define QIXIS_LBMAP_MASK		0x0f
291 #define QIXIS_LBMAP_SHIFT		0
292 #define QIXIS_LBMAP_DFLTBANK		0x00
293 #define QIXIS_LBMAP_ALTBANK		0x04
294 #define QIXIS_LBMAP_NAND		0x09
295 #define QIXIS_LBMAP_SD			0x00
296 #define QIXIS_RCW_SRC_NAND		0x104
297 #define QIXIS_RCW_SRC_SD		0x040
298 #define QIXIS_RST_CTL_RESET		0x83
299 #define QIXIS_RST_FORCE_MEM		0x1
300 #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
301 #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
302 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
303 #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
304 
305 #define CONFIG_SYS_CSPR3_EXT	(0xf)
306 #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
307 				| CSPR_PORT_SIZE_8 \
308 				| CSPR_MSEL_GPCM \
309 				| CSPR_V)
310 #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
311 #define CONFIG_SYS_CSOR3	0x0
312 /* QIXIS Timing parameters for IFC CS3 */
313 #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
314 					FTIM0_GPCM_TEADC(0x0e) | \
315 					FTIM0_GPCM_TEAHC(0x0e))
316 #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
317 					FTIM1_GPCM_TRAD(0x3f))
318 #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
319 					FTIM2_GPCM_TCH(0x8) | \
320 					FTIM2_GPCM_TWP(0x1f))
321 #define CONFIG_SYS_CS3_FTIM3		0x0
322 
323 /* NAND Flash on IFC */
324 #define CONFIG_NAND_FSL_IFC
325 #define CONFIG_SYS_NAND_BASE		0xff800000
326 #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
327 
328 #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
329 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
330 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
331 				| CSPR_MSEL_NAND	 /* MSEL = NAND */ \
332 				| CSPR_V)
333 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
334 
335 #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
336 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
337 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */	    \
338 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */   \
339 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */\
340 				| CSOR_NAND_SPRZ_64	/* Spare size = 64 */\
341 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
342 
343 #define CONFIG_SYS_NAND_ONFI_DETECTION
344 
345 /* ONFI NAND Flash mode0 Timing Params */
346 #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
347 					FTIM0_NAND_TWP(0x18)    | \
348 					FTIM0_NAND_TWCHT(0x07)  | \
349 					FTIM0_NAND_TWH(0x0a))
350 #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
351 					FTIM1_NAND_TWBE(0x39)   | \
352 					FTIM1_NAND_TRR(0x0e)    | \
353 					FTIM1_NAND_TRP(0x18))
354 #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f)  | \
355 					FTIM2_NAND_TREH(0x0a)   | \
356 					FTIM2_NAND_TWHRE(0x1e))
357 #define CONFIG_SYS_NAND_FTIM3		0x0
358 
359 #define CONFIG_SYS_NAND_DDR_LAW		11
360 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
361 #define CONFIG_SYS_MAX_NAND_DEVICE	1
362 #define CONFIG_CMD_NAND
363 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
364 
365 #if defined(CONFIG_NAND)
366 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
367 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
368 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
369 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
370 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
371 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
372 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
373 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
374 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
375 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
376 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
377 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
378 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
379 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
380 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
381 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
382 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
383 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
384 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
385 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
386 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
387 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
388 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
389 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
390 #else
391 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
392 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
393 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
394 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
395 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
396 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
397 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
398 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
399 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
400 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
401 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
402 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
403 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
404 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
405 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
406 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
407 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
408 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
409 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
410 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
411 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
412 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
413 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
414 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
415 #endif
416 
417 #if defined(CONFIG_RAMBOOT_PBL)
418 #define CONFIG_SYS_RAMBOOT
419 #endif
420 
421 #ifdef CONFIG_SPL_BUILD
422 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
423 #else
424 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
425 #endif
426 
427 #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
428 #define CONFIG_MISC_INIT_R
429 #define CONFIG_HWCONFIG
430 
431 /* define to use L1 as initial stack */
432 #define CONFIG_L1_INIT_RAM
433 #define CONFIG_SYS_INIT_RAM_LOCK
434 #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000 /* Initial L1 address */
435 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
436 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
437 /* The assembler doesn't like typecast */
438 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
439 			((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
440 			CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
441 #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
442 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
443 						GENERATED_GBL_DATA_SIZE)
444 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
445 #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
446 #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
447 
448 /*
449  * Serial Port
450  */
451 #define CONFIG_CONS_INDEX		1
452 #define CONFIG_SYS_NS16550_SERIAL
453 #define CONFIG_SYS_NS16550_REG_SIZE	1
454 #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
455 #define CONFIG_SYS_BAUDRATE_TABLE	\
456 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
457 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
458 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
459 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
460 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
461 
462 /*
463  * I2C
464  */
465 #define CONFIG_SYS_I2C
466 #define CONFIG_SYS_I2C_FSL
467 #define CONFIG_SYS_FSL_I2C_SLAVE   0x7F
468 #define CONFIG_SYS_FSL_I2C2_SLAVE  0x7F
469 #define CONFIG_SYS_FSL_I2C3_SLAVE  0x7F
470 #define CONFIG_SYS_FSL_I2C4_SLAVE  0x7F
471 #define CONFIG_SYS_FSL_I2C_OFFSET  0x118000
472 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
473 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
474 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
475 #define CONFIG_SYS_FSL_I2C_SPEED   100000
476 #define CONFIG_SYS_FSL_I2C2_SPEED  100000
477 #define CONFIG_SYS_FSL_I2C3_SPEED  100000
478 #define CONFIG_SYS_FSL_I2C4_SPEED  100000
479 #define I2C_MUX_PCA_ADDR_PRI	0x77 /* I2C bus multiplexer,primary */
480 #define I2C_MUX_PCA_ADDR_SEC1	0x75 /* I2C bus multiplexer,secondary 1 */
481 #define I2C_MUX_PCA_ADDR_SEC2	0x76 /* I2C bus multiplexer,secondary 2 */
482 #define I2C_MUX_CH_DEFAULT	0x8
483 
484 #define I2C_MUX_CH_VOL_MONITOR 0xa
485 
486 /* Voltage monitor on channel 2*/
487 #define I2C_VOL_MONITOR_ADDR           0x40
488 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
489 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
490 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
491 
492 #define CONFIG_VID_FLS_ENV		"t208xqds_vdd_mv"
493 #ifndef CONFIG_SPL_BUILD
494 #define CONFIG_VID
495 #endif
496 #define CONFIG_VOL_MONITOR_IR36021_SET
497 #define CONFIG_VOL_MONITOR_IR36021_READ
498 /* The lowest and highest voltage allowed for T208xQDS */
499 #define VDD_MV_MIN			819
500 #define VDD_MV_MAX			1212
501 
502 /*
503  * RapidIO
504  */
505 #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
506 #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
507 #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000 /* 256M */
508 #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
509 #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
510 #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000 /* 256M */
511 /*
512  * for slave u-boot IMAGE instored in master memory space,
513  * PHYS must be aligned based on the SIZE
514  */
515 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
516 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
517 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
518 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
519 /*
520  * for slave UCODE and ENV instored in master memory space,
521  * PHYS must be aligned based on the SIZE
522  */
523 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
524 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
525 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000	/* 256K */
526 
527 /* slave core release by master*/
528 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
529 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
530 
531 /*
532  * SRIO_PCIE_BOOT - SLAVE
533  */
534 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
535 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
536 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
537 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
538 #endif
539 
540 /*
541  * eSPI - Enhanced SPI
542  */
543 #ifdef CONFIG_SPI_FLASH
544 #ifndef CONFIG_SPL_BUILD
545 #endif
546 
547 #define CONFIG_SPI_FLASH_BAR
548 #define CONFIG_SF_DEFAULT_SPEED	 10000000
549 #define CONFIG_SF_DEFAULT_MODE	  0
550 #endif
551 
552 /*
553  * General PCI
554  * Memory space is mapped 1-1, but I/O space must start from 0.
555  */
556 #define CONFIG_PCI		/* Enable PCI/PCIE */
557 #define CONFIG_PCIE1		/* PCIE controller 1 */
558 #define CONFIG_PCIE2		/* PCIE controller 2 */
559 #define CONFIG_PCIE3		/* PCIE controller 3 */
560 #define CONFIG_PCIE4		/* PCIE controller 4 */
561 #define CONFIG_FSL_PCIE_RESET
562 #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
563 #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
564 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
565 #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
566 #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
567 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
568 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000      /* 512M */
569 #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
570 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
571 #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
572 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
573 
574 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
575 #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
576 #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
577 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
578 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000 /* 256M */
579 #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
580 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
581 #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
582 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
583 
584 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
585 #define CONFIG_SYS_PCIE3_MEM_VIRT	0xb0000000
586 #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
587 #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc30000000ull
588 #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
589 #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
590 #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
591 #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
592 #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
593 
594 /* controller 4, Base address 203000 */
595 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
596 #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
597 #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc40000000ull
598 #define CONFIG_SYS_PCIE4_MEM_SIZE	0x10000000	/* 256M */
599 #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
600 #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
601 #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
602 
603 #ifdef CONFIG_PCI
604 #define CONFIG_PCI_INDIRECT_BRIDGE
605 #define CONFIG_FSL_PCIE_RESET	   /* need PCIe reset errata */
606 #define CONFIG_PCI_PNP		/* do pci plug-and-play */
607 #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
608 #define CONFIG_DOS_PARTITION
609 #endif
610 
611 /* Qman/Bman */
612 #ifndef CONFIG_NOBQFMAN
613 #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
614 #define CONFIG_SYS_BMAN_NUM_PORTALS	18
615 #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
616 #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
617 #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
618 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
619 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
620 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
621 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
622 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
623 					CONFIG_SYS_BMAN_CENA_SIZE)
624 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
625 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
626 #define CONFIG_SYS_QMAN_NUM_PORTALS	18
627 #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
628 #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
629 #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
630 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
631 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
632 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
633 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
634 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
635 					CONFIG_SYS_QMAN_CENA_SIZE)
636 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
637 #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
638 
639 #define CONFIG_SYS_DPAA_FMAN
640 #define CONFIG_SYS_DPAA_PME
641 #define CONFIG_SYS_PMAN
642 #define CONFIG_SYS_DPAA_DCE
643 #define CONFIG_SYS_DPAA_RMAN		/* RMan */
644 #define CONFIG_SYS_INTERLAKEN
645 
646 /* Default address of microcode for the Linux Fman driver */
647 #if defined(CONFIG_SPIFLASH)
648 /*
649  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
650  * env, so we got 0x110000.
651  */
652 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
653 #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
654 #elif defined(CONFIG_SDCARD)
655 /*
656  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
657  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
658  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
659  */
660 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
661 #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 0x820)
662 #elif defined(CONFIG_NAND)
663 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
664 #define CONFIG_SYS_FMAN_FW_ADDR	(11 * CONFIG_SYS_NAND_BLOCK_SIZE)
665 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
666 /*
667  * Slave has no ucode locally, it can fetch this from remote. When implementing
668  * in two corenet boards, slave's ucode could be stored in master's memory
669  * space, the address can be mapped from slave TLB->slave LAW->
670  * slave SRIO or PCIE outbound window->master inbound window->
671  * master LAW->the ucode address in master's memory space.
672  */
673 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
674 #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
675 #else
676 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
677 #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
678 #endif
679 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
680 #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
681 #endif /* CONFIG_NOBQFMAN */
682 
683 #ifdef CONFIG_SYS_DPAA_FMAN
684 #define CONFIG_FMAN_ENET
685 #define CONFIG_PHYLIB_10G
686 #define CONFIG_PHY_VITESSE
687 #define CONFIG_PHY_REALTEK
688 #define CONFIG_PHY_TERANETICS
689 #define RGMII_PHY1_ADDR	0x1
690 #define RGMII_PHY2_ADDR	0x2
691 #define FM1_10GEC1_PHY_ADDR	  0x3
692 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
693 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
694 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
695 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
696 #endif
697 
698 #ifdef CONFIG_FMAN_ENET
699 #define CONFIG_MII		/* MII PHY management */
700 #define CONFIG_ETHPRIME		"FM1@DTSEC3"
701 #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
702 #endif
703 
704 /*
705  * SATA
706  */
707 #ifdef CONFIG_FSL_SATA_V2
708 #define CONFIG_LIBATA
709 #define CONFIG_FSL_SATA
710 #define CONFIG_SYS_SATA_MAX_DEVICE	2
711 #define CONFIG_SATA1
712 #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
713 #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
714 #define CONFIG_SATA2
715 #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
716 #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
717 #define CONFIG_LBA48
718 #define CONFIG_CMD_SATA
719 #define CONFIG_DOS_PARTITION
720 #endif
721 
722 /*
723  * USB
724  */
725 #ifdef CONFIG_USB_EHCI
726 #define CONFIG_USB_STORAGE
727 #define CONFIG_USB_EHCI_FSL
728 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
729 #define CONFIG_HAS_FSL_DR_USB
730 #endif
731 
732 /*
733  * SDHC
734  */
735 #ifdef CONFIG_MMC
736 #define CONFIG_FSL_ESDHC
737 #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
738 #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
739 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
740 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
741 #define CONFIG_GENERIC_MMC
742 #define CONFIG_DOS_PARTITION
743 #define CONFIG_FSL_ESDHC_ADAPTER_IDENT
744 #endif
745 
746 /*
747  * Dynamic MTD Partition support with mtdparts
748  */
749 #ifndef CONFIG_SYS_NO_FLASH
750 #define CONFIG_MTD_DEVICE
751 #define CONFIG_MTD_PARTITIONS
752 #define CONFIG_CMD_MTDPARTS
753 #define CONFIG_FLASH_CFI_MTD
754 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
755 			"spi0=spife110000.0"
756 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
757 			"128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
758 			"5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
759 			"1m(uboot),5m(kernel),128k(dtb),-(user)"
760 #endif
761 
762 /*
763  * Environment
764  */
765 #define CONFIG_LOADS_ECHO	/* echo on for serial download */
766 #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
767 
768 /*
769  * Command line configuration.
770  */
771 #define CONFIG_CMD_ERRATA
772 #define CONFIG_CMD_IRQ
773 #define CONFIG_CMD_REGINFO
774 
775 #ifdef CONFIG_PCI
776 #define CONFIG_CMD_PCI
777 #endif
778 
779 /* Hash command with SHA acceleration supported in hardware */
780 #ifdef CONFIG_FSL_CAAM
781 #define CONFIG_CMD_HASH
782 #define CONFIG_SHA_HW_ACCEL
783 #endif
784 
785 /*
786  * Miscellaneous configurable options
787  */
788 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
789 #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
790 #define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
791 #define CONFIG_SYS_LOAD_ADDR	0x2000000 /* default load address */
792 #ifdef CONFIG_CMD_KGDB
793 #define CONFIG_SYS_CBSIZE	1024	  /* Console I/O Buffer Size */
794 #else
795 #define CONFIG_SYS_CBSIZE	256	  /* Console I/O Buffer Size */
796 #endif
797 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
798 #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
799 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
800 
801 /*
802  * For booting Linux, the board info and command line data
803  * have to be in the first 64 MB of memory, since this is
804  * the maximum mapped by the Linux kernel during initialization.
805  */
806 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
807 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
808 
809 #ifdef CONFIG_CMD_KGDB
810 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
811 #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
812 #endif
813 
814 /*
815  * Environment Configuration
816  */
817 #define CONFIG_ROOTPATH	 "/opt/nfsroot"
818 #define CONFIG_BOOTFILE	 "uImage"
819 #define CONFIG_UBOOTPATH "u-boot.bin"	/* U-Boot image on TFTP server */
820 
821 /* default location for tftp and bootm */
822 #define CONFIG_LOADADDR		1000000
823 #define CONFIG_BAUDRATE		115200
824 #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
825 #define __USB_PHY_TYPE		utmi
826 
827 #define	CONFIG_EXTRA_ENV_SETTINGS				\
828 	"hwconfig=fsl_ddr:"					\
829 	"ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","	\
830 	"bank_intlv=auto;"					\
831 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
832 	"netdev=eth0\0"						\
833 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
834 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
835 	"tftpflash=tftpboot $loadaddr $uboot && "		\
836 	"protect off $ubootaddr +$filesize && "			\
837 	"erase $ubootaddr +$filesize && "			\
838 	"cp.b $loadaddr $ubootaddr $filesize && "		\
839 	"protect on $ubootaddr +$filesize && "			\
840 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
841 	"consoledev=ttyS0\0"					\
842 	"ramdiskaddr=2000000\0"					\
843 	"ramdiskfile=t2080qds/ramdisk.uboot\0"			\
844 	"fdtaddr=c00000\0"					\
845 	"fdtfile=t2080qds/t2080qds.dtb\0"			\
846 	"bdev=sda3\0"
847 
848 /*
849  * For emulation this causes u-boot to jump to the start of the
850  * proof point app code automatically
851  */
852 #define CONFIG_PROOF_POINTS				\
853 	"setenv bootargs root=/dev/$bdev rw "		\
854 	"console=$consoledev,$baudrate $othbootargs;"	\
855 	"cpu 1 release 0x29000000 - - -;"		\
856 	"cpu 2 release 0x29000000 - - -;"		\
857 	"cpu 3 release 0x29000000 - - -;"		\
858 	"cpu 4 release 0x29000000 - - -;"		\
859 	"cpu 5 release 0x29000000 - - -;"		\
860 	"cpu 6 release 0x29000000 - - -;"		\
861 	"cpu 7 release 0x29000000 - - -;"		\
862 	"go 0x29000000"
863 
864 #define CONFIG_HVBOOT				\
865 	"setenv bootargs config-addr=0x60000000; "	\
866 	"bootm 0x01000000 - 0x00f00000"
867 
868 #define CONFIG_ALU				\
869 	"setenv bootargs root=/dev/$bdev rw "		\
870 	"console=$consoledev,$baudrate $othbootargs;"	\
871 	"cpu 1 release 0x01000000 - - -;"		\
872 	"cpu 2 release 0x01000000 - - -;"		\
873 	"cpu 3 release 0x01000000 - - -;"		\
874 	"cpu 4 release 0x01000000 - - -;"		\
875 	"cpu 5 release 0x01000000 - - -;"		\
876 	"cpu 6 release 0x01000000 - - -;"		\
877 	"cpu 7 release 0x01000000 - - -;"		\
878 	"go 0x01000000"
879 
880 #define CONFIG_LINUX				\
881 	"setenv bootargs root=/dev/ram rw "		\
882 	"console=$consoledev,$baudrate $othbootargs;"	\
883 	"setenv ramdiskaddr 0x02000000;"		\
884 	"setenv fdtaddr 0x00c00000;"			\
885 	"setenv loadaddr 0x1000000;"			\
886 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
887 
888 #define CONFIG_HDBOOT					\
889 	"setenv bootargs root=/dev/$bdev rw "		\
890 	"console=$consoledev,$baudrate $othbootargs;"	\
891 	"tftp $loadaddr $bootfile;"			\
892 	"tftp $fdtaddr $fdtfile;"			\
893 	"bootm $loadaddr - $fdtaddr"
894 
895 #define CONFIG_NFSBOOTCOMMAND			\
896 	"setenv bootargs root=/dev/nfs rw "	\
897 	"nfsroot=$serverip:$rootpath "		\
898 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
899 	"console=$consoledev,$baudrate $othbootargs;"	\
900 	"tftp $loadaddr $bootfile;"		\
901 	"tftp $fdtaddr $fdtfile;"		\
902 	"bootm $loadaddr - $fdtaddr"
903 
904 #define CONFIG_RAMBOOTCOMMAND				\
905 	"setenv bootargs root=/dev/ram rw "		\
906 	"console=$consoledev,$baudrate $othbootargs;"	\
907 	"tftp $ramdiskaddr $ramdiskfile;"		\
908 	"tftp $loadaddr $bootfile;"			\
909 	"tftp $fdtaddr $fdtfile;"			\
910 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
911 
912 #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
913 
914 #include <asm/fsl_secure_boot.h>
915 
916 #endif	/* __T208xQDS_H */
917