xref: /openbmc/u-boot/include/configs/T208xQDS.h (revision aa5e3e22)
1 /*
2  * Copyright 2011-2013 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6 
7 /*
8  * T2080/T2081 QDS board configuration file
9  */
10 
11 #ifndef __T208xQDS_H
12 #define __T208xQDS_H
13 
14 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
15 #if defined(CONFIG_ARCH_T2080)
16 #define CONFIG_FSL_SATA_V2
17 #define CONFIG_SYS_SRIO		/* Enable Serial RapidIO Support */
18 #define CONFIG_SRIO1		/* SRIO port 1 */
19 #define CONFIG_SRIO2		/* SRIO port 2 */
20 #elif defined(CONFIG_ARCH_T2081)
21 #endif
22 
23 /* High Level Configuration Options */
24 #define CONFIG_SYS_BOOK3E_HV	/* Category E.HV supported */
25 #define CONFIG_MP		/* support multiple processors */
26 #define CONFIG_ENABLE_36BIT_PHYS
27 
28 #ifdef CONFIG_PHYS_64BIT
29 #define CONFIG_ADDR_MAP 1
30 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
31 #endif
32 
33 #define CONFIG_SYS_FSL_CPC	/* Corenet Platform Cache */
34 #define CONFIG_SYS_NUM_CPC	CONFIG_SYS_NUM_DDR_CTLRS
35 #define CONFIG_ENV_OVERWRITE
36 
37 #ifdef CONFIG_RAMBOOT_PBL
38 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
39 
40 #define CONFIG_SPL_FLUSH_IMAGE
41 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
42 #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
43 #define CONFIG_SPL_PAD_TO		0x40000
44 #define CONFIG_SPL_MAX_SIZE		0x28000
45 #define RESET_VECTOR_OFFSET		0x27FFC
46 #define BOOT_PAGE_OFFSET		0x27000
47 #ifdef CONFIG_SPL_BUILD
48 #define CONFIG_SPL_SKIP_RELOCATE
49 #define CONFIG_SPL_COMMON_INIT_DDR
50 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
51 #endif
52 
53 #ifdef CONFIG_NAND
54 #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
55 #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
56 #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
57 #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
58 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
59 #if defined(CONFIG_ARCH_T2080)
60 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_nand_rcw.cfg
61 #elif defined(CONFIG_ARCH_T2081)
62 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_nand_rcw.cfg
63 #endif
64 #define CONFIG_SPL_NAND_BOOT
65 #endif
66 
67 #ifdef CONFIG_SPIFLASH
68 #define	CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
69 #define CONFIG_SPL_SPI_FLASH_MINIMAL
70 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
71 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x00200000)
72 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x00200000)
73 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
74 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
75 #ifndef CONFIG_SPL_BUILD
76 #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
77 #endif
78 #if defined(CONFIG_ARCH_T2080)
79 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_spi_rcw.cfg
80 #elif defined(CONFIG_ARCH_T2081)
81 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_spi_rcw.cfg
82 #endif
83 #define CONFIG_SPL_SPI_BOOT
84 #endif
85 
86 #ifdef CONFIG_SDCARD
87 #define	CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
88 #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
89 #define CONFIG_SYS_MMC_U_BOOT_DST	(0x00200000)
90 #define CONFIG_SYS_MMC_U_BOOT_START	(0x00200000)
91 #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
92 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
93 #ifndef CONFIG_SPL_BUILD
94 #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
95 #endif
96 #if defined(CONFIG_ARCH_T2080)
97 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_sd_rcw.cfg
98 #elif defined(CONFIG_ARCH_T2081)
99 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_sd_rcw.cfg
100 #endif
101 #define CONFIG_SPL_MMC_BOOT
102 #endif
103 
104 #endif /* CONFIG_RAMBOOT_PBL */
105 
106 #define CONFIG_SRIO_PCIE_BOOT_MASTER
107 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
108 /* Set 1M boot space */
109 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
110 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
111 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
112 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
113 #endif
114 
115 #ifndef CONFIG_RESET_VECTOR_ADDRESS
116 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
117 #endif
118 
119 /*
120  * These can be toggled for performance analysis, otherwise use default.
121  */
122 #define CONFIG_SYS_CACHE_STASHING
123 #define CONFIG_BTB		/* toggle branch predition */
124 #define CONFIG_DDR_ECC
125 #ifdef CONFIG_DDR_ECC
126 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
127 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
128 #endif
129 
130 #ifdef CONFIG_MTD_NOR_FLASH
131 #define CONFIG_FLASH_CFI_DRIVER
132 #define CONFIG_SYS_FLASH_CFI
133 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
134 #endif
135 
136 #if defined(CONFIG_SPIFLASH)
137 #define CONFIG_SYS_EXTRA_ENV_RELOC
138 #define CONFIG_ENV_SPI_BUS	0
139 #define CONFIG_ENV_SPI_CS	0
140 #define CONFIG_ENV_SPI_MAX_HZ	10000000
141 #define CONFIG_ENV_SPI_MODE	0
142 #define CONFIG_ENV_SIZE		0x2000	   /* 8KB */
143 #define CONFIG_ENV_OFFSET	0x100000   /* 1MB */
144 #define CONFIG_ENV_SECT_SIZE	0x10000
145 #elif defined(CONFIG_SDCARD)
146 #define CONFIG_SYS_EXTRA_ENV_RELOC
147 #define CONFIG_SYS_MMC_ENV_DEV	0
148 #define CONFIG_ENV_SIZE		0x2000
149 #define CONFIG_ENV_OFFSET	(512 * 0x800)
150 #elif defined(CONFIG_NAND)
151 #define CONFIG_SYS_EXTRA_ENV_RELOC
152 #define CONFIG_ENV_SIZE		0x2000
153 #define CONFIG_ENV_OFFSET	(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
154 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
155 #define CONFIG_ENV_ADDR		0xffe20000
156 #define CONFIG_ENV_SIZE		0x2000
157 #elif defined(CONFIG_ENV_IS_NOWHERE)
158 #define CONFIG_ENV_SIZE		0x2000
159 #else
160 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
161 #define CONFIG_ENV_SIZE		0x2000
162 #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
163 #endif
164 
165 #ifndef __ASSEMBLY__
166 unsigned long get_board_sys_clk(void);
167 unsigned long get_board_ddr_clk(void);
168 #endif
169 
170 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
171 #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
172 
173 /*
174  * Config the L3 Cache as L3 SRAM
175  */
176 #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
177 #define CONFIG_SYS_L3_SIZE		(512 << 10)
178 #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
179 #ifdef CONFIG_RAMBOOT_PBL
180 #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
181 #endif
182 #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
183 #define CONFIG_SPL_RELOC_MALLOC_SIZE	(50 << 10)
184 #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
185 #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
186 
187 #define CONFIG_SYS_DCSRBAR	0xf0000000
188 #define CONFIG_SYS_DCSRBAR_PHYS	0xf00000000ull
189 
190 /* EEPROM */
191 #define CONFIG_ID_EEPROM
192 #define CONFIG_SYS_I2C_EEPROM_NXID
193 #define CONFIG_SYS_EEPROM_BUS_NUM	0
194 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
195 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
196 
197 /*
198  * DDR Setup
199  */
200 #define CONFIG_VERY_BIG_RAM
201 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
202 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
203 #define CONFIG_DIMM_SLOTS_PER_CTLR	2
204 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
205 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
206 #define CONFIG_DDR_SPD
207 #define CONFIG_FSL_DDR_INTERACTIVE
208 #define CONFIG_SYS_SPD_BUS_NUM	0
209 #define CONFIG_SYS_SDRAM_SIZE	2048	/* for fixed parameter use */
210 #define SPD_EEPROM_ADDRESS1	0x51
211 #define SPD_EEPROM_ADDRESS2	0x52
212 #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
213 #define CTRL_INTLV_PREFERED	cacheline
214 
215 /*
216  * IFC Definitions
217  */
218 #define CONFIG_SYS_FLASH_BASE		0xe0000000
219 #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
220 #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
221 #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
222 				+ 0x8000000) | \
223 				CSPR_PORT_SIZE_16 | \
224 				CSPR_MSEL_NOR | \
225 				CSPR_V)
226 #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
227 #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
228 				CSPR_PORT_SIZE_16 | \
229 				CSPR_MSEL_NOR | \
230 				CSPR_V)
231 #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
232 /* NOR Flash Timing Params */
233 #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
234 
235 #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
236 				FTIM0_NOR_TEADC(0x5) | \
237 				FTIM0_NOR_TEAHC(0x5))
238 #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
239 				FTIM1_NOR_TRAD_NOR(0x1A) |\
240 				FTIM1_NOR_TSEQRAD_NOR(0x13))
241 #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
242 				FTIM2_NOR_TCH(0x4) | \
243 				FTIM2_NOR_TWPH(0x0E) | \
244 				FTIM2_NOR_TWP(0x1c))
245 #define CONFIG_SYS_NOR_FTIM3	0x0
246 
247 #define CONFIG_SYS_FLASH_QUIET_TEST
248 #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
249 
250 #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
251 #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
252 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
253 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
254 
255 #define CONFIG_SYS_FLASH_EMPTY_INFO
256 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
257 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
258 
259 #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
260 #define QIXIS_BASE			0xffdf0000
261 #define QIXIS_LBMAP_SWITCH		6
262 #define QIXIS_LBMAP_MASK		0x0f
263 #define QIXIS_LBMAP_SHIFT		0
264 #define QIXIS_LBMAP_DFLTBANK		0x00
265 #define QIXIS_LBMAP_ALTBANK		0x04
266 #define QIXIS_LBMAP_NAND		0x09
267 #define QIXIS_LBMAP_SD			0x00
268 #define QIXIS_RCW_SRC_NAND		0x104
269 #define QIXIS_RCW_SRC_SD		0x040
270 #define QIXIS_RST_CTL_RESET		0x83
271 #define QIXIS_RST_FORCE_MEM		0x1
272 #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
273 #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
274 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
275 #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
276 
277 #define CONFIG_SYS_CSPR3_EXT	(0xf)
278 #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
279 				| CSPR_PORT_SIZE_8 \
280 				| CSPR_MSEL_GPCM \
281 				| CSPR_V)
282 #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
283 #define CONFIG_SYS_CSOR3	0x0
284 /* QIXIS Timing parameters for IFC CS3 */
285 #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
286 					FTIM0_GPCM_TEADC(0x0e) | \
287 					FTIM0_GPCM_TEAHC(0x0e))
288 #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
289 					FTIM1_GPCM_TRAD(0x3f))
290 #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
291 					FTIM2_GPCM_TCH(0x8) | \
292 					FTIM2_GPCM_TWP(0x1f))
293 #define CONFIG_SYS_CS3_FTIM3		0x0
294 
295 /* NAND Flash on IFC */
296 #define CONFIG_NAND_FSL_IFC
297 #define CONFIG_SYS_NAND_BASE		0xff800000
298 #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
299 
300 #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
301 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
302 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
303 				| CSPR_MSEL_NAND	 /* MSEL = NAND */ \
304 				| CSPR_V)
305 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
306 
307 #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
308 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
309 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */	    \
310 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */   \
311 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */\
312 				| CSOR_NAND_SPRZ_64	/* Spare size = 64 */\
313 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
314 
315 #define CONFIG_SYS_NAND_ONFI_DETECTION
316 
317 /* ONFI NAND Flash mode0 Timing Params */
318 #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
319 					FTIM0_NAND_TWP(0x18)    | \
320 					FTIM0_NAND_TWCHT(0x07)  | \
321 					FTIM0_NAND_TWH(0x0a))
322 #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
323 					FTIM1_NAND_TWBE(0x39)   | \
324 					FTIM1_NAND_TRR(0x0e)    | \
325 					FTIM1_NAND_TRP(0x18))
326 #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f)  | \
327 					FTIM2_NAND_TREH(0x0a)   | \
328 					FTIM2_NAND_TWHRE(0x1e))
329 #define CONFIG_SYS_NAND_FTIM3		0x0
330 
331 #define CONFIG_SYS_NAND_DDR_LAW		11
332 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
333 #define CONFIG_SYS_MAX_NAND_DEVICE	1
334 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
335 
336 #if defined(CONFIG_NAND)
337 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
338 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
339 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
340 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
341 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
342 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
343 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
344 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
345 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
346 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
347 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
348 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
349 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
350 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
351 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
352 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
353 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
354 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
355 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
356 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
357 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
358 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
359 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
360 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
361 #else
362 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
363 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
364 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
365 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
366 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
367 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
368 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
369 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
370 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
371 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
372 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
373 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
374 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
375 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
376 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
377 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
378 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
379 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
380 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
381 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
382 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
383 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
384 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
385 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
386 #endif
387 
388 #if defined(CONFIG_RAMBOOT_PBL)
389 #define CONFIG_SYS_RAMBOOT
390 #endif
391 
392 #ifdef CONFIG_SPL_BUILD
393 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
394 #else
395 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
396 #endif
397 
398 #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
399 #define CONFIG_MISC_INIT_R
400 #define CONFIG_HWCONFIG
401 
402 /* define to use L1 as initial stack */
403 #define CONFIG_L1_INIT_RAM
404 #define CONFIG_SYS_INIT_RAM_LOCK
405 #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000 /* Initial L1 address */
406 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
407 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
408 /* The assembler doesn't like typecast */
409 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
410 			((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
411 			CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
412 #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
413 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
414 						GENERATED_GBL_DATA_SIZE)
415 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
416 #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
417 #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
418 
419 /*
420  * Serial Port
421  */
422 #define CONFIG_CONS_INDEX		1
423 #define CONFIG_SYS_NS16550_SERIAL
424 #define CONFIG_SYS_NS16550_REG_SIZE	1
425 #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
426 #define CONFIG_SYS_BAUDRATE_TABLE	\
427 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
428 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
429 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
430 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
431 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
432 
433 /*
434  * I2C
435  */
436 #define CONFIG_SYS_I2C
437 #define CONFIG_SYS_I2C_FSL
438 #define CONFIG_SYS_FSL_I2C_SLAVE   0x7F
439 #define CONFIG_SYS_FSL_I2C2_SLAVE  0x7F
440 #define CONFIG_SYS_FSL_I2C3_SLAVE  0x7F
441 #define CONFIG_SYS_FSL_I2C4_SLAVE  0x7F
442 #define CONFIG_SYS_FSL_I2C_OFFSET  0x118000
443 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
444 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
445 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
446 #define CONFIG_SYS_FSL_I2C_SPEED   100000
447 #define CONFIG_SYS_FSL_I2C2_SPEED  100000
448 #define CONFIG_SYS_FSL_I2C3_SPEED  100000
449 #define CONFIG_SYS_FSL_I2C4_SPEED  100000
450 #define I2C_MUX_PCA_ADDR_PRI	0x77 /* I2C bus multiplexer,primary */
451 #define I2C_MUX_PCA_ADDR_SEC1	0x75 /* I2C bus multiplexer,secondary 1 */
452 #define I2C_MUX_PCA_ADDR_SEC2	0x76 /* I2C bus multiplexer,secondary 2 */
453 #define I2C_MUX_CH_DEFAULT	0x8
454 
455 #define I2C_MUX_CH_VOL_MONITOR 0xa
456 
457 /* Voltage monitor on channel 2*/
458 #define I2C_VOL_MONITOR_ADDR           0x40
459 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
460 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
461 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
462 
463 #define CONFIG_VID_FLS_ENV		"t208xqds_vdd_mv"
464 #ifndef CONFIG_SPL_BUILD
465 #define CONFIG_VID
466 #endif
467 #define CONFIG_VOL_MONITOR_IR36021_SET
468 #define CONFIG_VOL_MONITOR_IR36021_READ
469 /* The lowest and highest voltage allowed for T208xQDS */
470 #define VDD_MV_MIN			819
471 #define VDD_MV_MAX			1212
472 
473 /*
474  * RapidIO
475  */
476 #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
477 #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
478 #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000 /* 256M */
479 #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
480 #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
481 #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000 /* 256M */
482 /*
483  * for slave u-boot IMAGE instored in master memory space,
484  * PHYS must be aligned based on the SIZE
485  */
486 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
487 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
488 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
489 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
490 /*
491  * for slave UCODE and ENV instored in master memory space,
492  * PHYS must be aligned based on the SIZE
493  */
494 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
495 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
496 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000	/* 256K */
497 
498 /* slave core release by master*/
499 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
500 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
501 
502 /*
503  * SRIO_PCIE_BOOT - SLAVE
504  */
505 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
506 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
507 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
508 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
509 #endif
510 
511 /*
512  * eSPI - Enhanced SPI
513  */
514 #ifdef CONFIG_SPI_FLASH
515 #ifndef CONFIG_SPL_BUILD
516 #endif
517 
518 #define CONFIG_SPI_FLASH_BAR
519 #define CONFIG_SF_DEFAULT_SPEED	 10000000
520 #define CONFIG_SF_DEFAULT_MODE	  0
521 #endif
522 
523 /*
524  * General PCI
525  * Memory space is mapped 1-1, but I/O space must start from 0.
526  */
527 #define CONFIG_PCIE1		/* PCIE controller 1 */
528 #define CONFIG_PCIE2		/* PCIE controller 2 */
529 #define CONFIG_PCIE3		/* PCIE controller 3 */
530 #define CONFIG_PCIE4		/* PCIE controller 4 */
531 #define CONFIG_FSL_PCIE_RESET   /* pcie reset fix link width 2x-4x*/
532 #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
533 #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
534 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
535 #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
536 #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
537 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
538 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000      /* 512M */
539 #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
540 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
541 #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
542 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
543 
544 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
545 #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
546 #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
547 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
548 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000 /* 256M */
549 #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
550 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
551 #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
552 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
553 
554 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
555 #define CONFIG_SYS_PCIE3_MEM_VIRT	0xb0000000
556 #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
557 #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc30000000ull
558 #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
559 #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
560 #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
561 #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
562 #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
563 
564 /* controller 4, Base address 203000 */
565 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
566 #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
567 #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc40000000ull
568 #define CONFIG_SYS_PCIE4_MEM_SIZE	0x10000000	/* 256M */
569 #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
570 #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
571 #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
572 
573 #ifdef CONFIG_PCI
574 #define CONFIG_PCI_INDIRECT_BRIDGE
575 #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
576 #endif
577 
578 /* Qman/Bman */
579 #ifndef CONFIG_NOBQFMAN
580 #define CONFIG_SYS_BMAN_NUM_PORTALS	18
581 #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
582 #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
583 #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
584 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
585 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
586 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
587 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
588 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
589 					CONFIG_SYS_BMAN_CENA_SIZE)
590 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
591 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
592 #define CONFIG_SYS_QMAN_NUM_PORTALS	18
593 #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
594 #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
595 #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
596 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
597 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
598 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
599 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
600 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
601 					CONFIG_SYS_QMAN_CENA_SIZE)
602 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
603 #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
604 
605 #define CONFIG_SYS_DPAA_FMAN
606 #define CONFIG_SYS_DPAA_PME
607 #define CONFIG_SYS_PMAN
608 #define CONFIG_SYS_DPAA_DCE
609 #define CONFIG_SYS_DPAA_RMAN		/* RMan */
610 #define CONFIG_SYS_INTERLAKEN
611 
612 /* Default address of microcode for the Linux Fman driver */
613 #if defined(CONFIG_SPIFLASH)
614 /*
615  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
616  * env, so we got 0x110000.
617  */
618 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
619 #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
620 #elif defined(CONFIG_SDCARD)
621 /*
622  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
623  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
624  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
625  */
626 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
627 #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 0x820)
628 #elif defined(CONFIG_NAND)
629 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
630 #define CONFIG_SYS_FMAN_FW_ADDR	(11 * CONFIG_SYS_NAND_BLOCK_SIZE)
631 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
632 /*
633  * Slave has no ucode locally, it can fetch this from remote. When implementing
634  * in two corenet boards, slave's ucode could be stored in master's memory
635  * space, the address can be mapped from slave TLB->slave LAW->
636  * slave SRIO or PCIE outbound window->master inbound window->
637  * master LAW->the ucode address in master's memory space.
638  */
639 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
640 #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
641 #else
642 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
643 #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
644 #endif
645 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
646 #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
647 #endif /* CONFIG_NOBQFMAN */
648 
649 #ifdef CONFIG_SYS_DPAA_FMAN
650 #define CONFIG_FMAN_ENET
651 #define CONFIG_PHYLIB_10G
652 #define CONFIG_PHY_VITESSE
653 #define CONFIG_PHY_REALTEK
654 #define CONFIG_PHY_TERANETICS
655 #define RGMII_PHY1_ADDR	0x1
656 #define RGMII_PHY2_ADDR	0x2
657 #define FM1_10GEC1_PHY_ADDR	  0x3
658 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
659 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
660 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
661 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
662 #endif
663 
664 #ifdef CONFIG_FMAN_ENET
665 #define CONFIG_MII		/* MII PHY management */
666 #define CONFIG_ETHPRIME		"FM1@DTSEC3"
667 #endif
668 
669 /*
670  * SATA
671  */
672 #ifdef CONFIG_FSL_SATA_V2
673 #define CONFIG_SYS_SATA_MAX_DEVICE	2
674 #define CONFIG_SATA1
675 #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
676 #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
677 #define CONFIG_SATA2
678 #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
679 #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
680 #define CONFIG_LBA48
681 #endif
682 
683 /*
684  * USB
685  */
686 #ifdef CONFIG_USB_EHCI_HCD
687 #define CONFIG_USB_EHCI_FSL
688 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
689 #define CONFIG_HAS_FSL_DR_USB
690 #endif
691 
692 /*
693  * SDHC
694  */
695 #ifdef CONFIG_MMC
696 #define CONFIG_FSL_ESDHC
697 #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
698 #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
699 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
700 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
701 #define CONFIG_FSL_ESDHC_ADAPTER_IDENT
702 #endif
703 
704 /*
705  * Dynamic MTD Partition support with mtdparts
706  */
707 #ifdef CONFIG_MTD_NOR_FLASH
708 #define CONFIG_MTD_DEVICE
709 #define CONFIG_MTD_PARTITIONS
710 #define CONFIG_FLASH_CFI_MTD
711 #endif
712 
713 /*
714  * Environment
715  */
716 #define CONFIG_LOADS_ECHO	/* echo on for serial download */
717 #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
718 
719 /*
720  * Miscellaneous configurable options
721  */
722 #define CONFIG_SYS_LOAD_ADDR	0x2000000 /* default load address */
723 
724 /*
725  * For booting Linux, the board info and command line data
726  * have to be in the first 64 MB of memory, since this is
727  * the maximum mapped by the Linux kernel during initialization.
728  */
729 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
730 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
731 
732 #ifdef CONFIG_CMD_KGDB
733 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
734 #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
735 #endif
736 
737 /*
738  * Environment Configuration
739  */
740 #define CONFIG_ROOTPATH	 "/opt/nfsroot"
741 #define CONFIG_BOOTFILE	 "uImage"
742 #define CONFIG_UBOOTPATH "u-boot.bin"	/* U-Boot image on TFTP server */
743 
744 /* default location for tftp and bootm */
745 #define CONFIG_LOADADDR		1000000
746 #define __USB_PHY_TYPE		utmi
747 
748 #define	CONFIG_EXTRA_ENV_SETTINGS				\
749 	"hwconfig=fsl_ddr:"					\
750 	"ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","	\
751 	"bank_intlv=auto;"					\
752 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
753 	"netdev=eth0\0"						\
754 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
755 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
756 	"tftpflash=tftpboot $loadaddr $uboot && "		\
757 	"protect off $ubootaddr +$filesize && "			\
758 	"erase $ubootaddr +$filesize && "			\
759 	"cp.b $loadaddr $ubootaddr $filesize && "		\
760 	"protect on $ubootaddr +$filesize && "			\
761 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
762 	"consoledev=ttyS0\0"					\
763 	"ramdiskaddr=2000000\0"					\
764 	"ramdiskfile=t2080qds/ramdisk.uboot\0"			\
765 	"fdtaddr=1e00000\0"					\
766 	"fdtfile=t2080qds/t2080qds.dtb\0"			\
767 	"bdev=sda3\0"
768 
769 /*
770  * For emulation this causes u-boot to jump to the start of the
771  * proof point app code automatically
772  */
773 #define CONFIG_PROOF_POINTS				\
774 	"setenv bootargs root=/dev/$bdev rw "		\
775 	"console=$consoledev,$baudrate $othbootargs;"	\
776 	"cpu 1 release 0x29000000 - - -;"		\
777 	"cpu 2 release 0x29000000 - - -;"		\
778 	"cpu 3 release 0x29000000 - - -;"		\
779 	"cpu 4 release 0x29000000 - - -;"		\
780 	"cpu 5 release 0x29000000 - - -;"		\
781 	"cpu 6 release 0x29000000 - - -;"		\
782 	"cpu 7 release 0x29000000 - - -;"		\
783 	"go 0x29000000"
784 
785 #define CONFIG_HVBOOT				\
786 	"setenv bootargs config-addr=0x60000000; "	\
787 	"bootm 0x01000000 - 0x00f00000"
788 
789 #define CONFIG_ALU				\
790 	"setenv bootargs root=/dev/$bdev rw "		\
791 	"console=$consoledev,$baudrate $othbootargs;"	\
792 	"cpu 1 release 0x01000000 - - -;"		\
793 	"cpu 2 release 0x01000000 - - -;"		\
794 	"cpu 3 release 0x01000000 - - -;"		\
795 	"cpu 4 release 0x01000000 - - -;"		\
796 	"cpu 5 release 0x01000000 - - -;"		\
797 	"cpu 6 release 0x01000000 - - -;"		\
798 	"cpu 7 release 0x01000000 - - -;"		\
799 	"go 0x01000000"
800 
801 #define CONFIG_LINUX				\
802 	"setenv bootargs root=/dev/ram rw "		\
803 	"console=$consoledev,$baudrate $othbootargs;"	\
804 	"setenv ramdiskaddr 0x02000000;"		\
805 	"setenv fdtaddr 0x00c00000;"			\
806 	"setenv loadaddr 0x1000000;"			\
807 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
808 
809 #define CONFIG_HDBOOT					\
810 	"setenv bootargs root=/dev/$bdev rw "		\
811 	"console=$consoledev,$baudrate $othbootargs;"	\
812 	"tftp $loadaddr $bootfile;"			\
813 	"tftp $fdtaddr $fdtfile;"			\
814 	"bootm $loadaddr - $fdtaddr"
815 
816 #define CONFIG_NFSBOOTCOMMAND			\
817 	"setenv bootargs root=/dev/nfs rw "	\
818 	"nfsroot=$serverip:$rootpath "		\
819 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
820 	"console=$consoledev,$baudrate $othbootargs;"	\
821 	"tftp $loadaddr $bootfile;"		\
822 	"tftp $fdtaddr $fdtfile;"		\
823 	"bootm $loadaddr - $fdtaddr"
824 
825 #define CONFIG_RAMBOOTCOMMAND				\
826 	"setenv bootargs root=/dev/ram rw "		\
827 	"console=$consoledev,$baudrate $othbootargs;"	\
828 	"tftp $ramdiskaddr $ramdiskfile;"		\
829 	"tftp $loadaddr $bootfile;"			\
830 	"tftp $fdtaddr $fdtfile;"			\
831 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
832 
833 #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
834 
835 #include <asm/fsl_secure_boot.h>
836 
837 #endif	/* __T208xQDS_H */
838