xref: /openbmc/u-boot/include/configs/T208xQDS.h (revision 177f14da)
1 /*
2  * Copyright 2011-2013 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6 
7 /*
8  * T2080/T2081 QDS board configuration file
9  */
10 
11 #ifndef __T208xQDS_H
12 #define __T208xQDS_H
13 
14 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
15 #define CONFIG_MMC
16 #define CONFIG_USB_EHCI
17 #if defined(CONFIG_ARCH_T2080)
18 #define CONFIG_T2080QDS
19 #define CONFIG_FSL_SATA_V2
20 #define CONFIG_SYS_SRIO		/* Enable Serial RapidIO Support */
21 #define CONFIG_SRIO1		/* SRIO port 1 */
22 #define CONFIG_SRIO2		/* SRIO port 2 */
23 #elif defined(CONFIG_ARCH_T2081)
24 #define CONFIG_T2081QDS
25 #endif
26 
27 /* High Level Configuration Options */
28 #define CONFIG_BOOKE
29 #define CONFIG_E500		/* BOOKE e500 family */
30 #define CONFIG_E500MC		/* BOOKE e500mc family */
31 #define CONFIG_SYS_BOOK3E_HV	/* Category E.HV supported */
32 #define CONFIG_MP		/* support multiple processors */
33 #define CONFIG_ENABLE_36BIT_PHYS
34 
35 #ifdef CONFIG_PHYS_64BIT
36 #define CONFIG_ADDR_MAP 1
37 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
38 #endif
39 
40 #define CONFIG_SYS_FSL_CPC	/* Corenet Platform Cache */
41 #define CONFIG_SYS_NUM_CPC	CONFIG_NUM_DDR_CONTROLLERS
42 #define CONFIG_FSL_IFC		/* Enable IFC Support */
43 #define CONFIG_FSL_CAAM		/* Enable SEC/CAAM */
44 #define CONFIG_ENV_OVERWRITE
45 
46 #ifdef CONFIG_RAMBOOT_PBL
47 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
48 
49 #define CONFIG_SPL_FLUSH_IMAGE
50 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
51 #define CONFIG_SYS_TEXT_BASE		0x00201000
52 #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
53 #define CONFIG_SPL_PAD_TO		0x40000
54 #define CONFIG_SPL_MAX_SIZE		0x28000
55 #define RESET_VECTOR_OFFSET		0x27FFC
56 #define BOOT_PAGE_OFFSET		0x27000
57 #ifdef CONFIG_SPL_BUILD
58 #define CONFIG_SPL_SKIP_RELOCATE
59 #define CONFIG_SPL_COMMON_INIT_DDR
60 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
61 #define CONFIG_SYS_NO_FLASH
62 #endif
63 
64 #ifdef CONFIG_NAND
65 #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
66 #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
67 #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
68 #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
69 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
70 #if defined(CONFIG_ARCH_T2080)
71 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_nand_rcw.cfg
72 #elif defined(CONFIG_ARCH_T2081)
73 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_nand_rcw.cfg
74 #endif
75 #define CONFIG_SPL_NAND_BOOT
76 #endif
77 
78 #ifdef CONFIG_SPIFLASH
79 #define	CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
80 #define CONFIG_SPL_SPI_FLASH_MINIMAL
81 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
82 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x00200000)
83 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x00200000)
84 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
85 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
86 #ifndef CONFIG_SPL_BUILD
87 #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
88 #endif
89 #if defined(CONFIG_ARCH_T2080)
90 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_spi_rcw.cfg
91 #elif defined(CONFIG_ARCH_T2081)
92 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_spi_rcw.cfg
93 #endif
94 #define CONFIG_SPL_SPI_BOOT
95 #endif
96 
97 #ifdef CONFIG_SDCARD
98 #define	CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
99 #define CONFIG_SPL_MMC_MINIMAL
100 #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
101 #define CONFIG_SYS_MMC_U_BOOT_DST	(0x00200000)
102 #define CONFIG_SYS_MMC_U_BOOT_START	(0x00200000)
103 #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
104 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
105 #ifndef CONFIG_SPL_BUILD
106 #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
107 #endif
108 #if defined(CONFIG_ARCH_T2080)
109 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_sd_rcw.cfg
110 #elif defined(CONFIG_ARCH_T2081)
111 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_sd_rcw.cfg
112 #endif
113 #define CONFIG_SPL_MMC_BOOT
114 #endif
115 
116 #endif /* CONFIG_RAMBOOT_PBL */
117 
118 #define CONFIG_SRIO_PCIE_BOOT_MASTER
119 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
120 /* Set 1M boot space */
121 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
122 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
123 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
124 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
125 #define CONFIG_SYS_NO_FLASH
126 #endif
127 
128 #ifndef CONFIG_SYS_TEXT_BASE
129 #define CONFIG_SYS_TEXT_BASE	0xeff40000
130 #endif
131 
132 #ifndef CONFIG_RESET_VECTOR_ADDRESS
133 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
134 #endif
135 
136 /*
137  * These can be toggled for performance analysis, otherwise use default.
138  */
139 #define CONFIG_SYS_CACHE_STASHING
140 #define CONFIG_BTB		/* toggle branch predition */
141 #define CONFIG_DDR_ECC
142 #ifdef CONFIG_DDR_ECC
143 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
144 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
145 #endif
146 
147 #ifndef CONFIG_SYS_NO_FLASH
148 #define CONFIG_FLASH_CFI_DRIVER
149 #define CONFIG_SYS_FLASH_CFI
150 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
151 #endif
152 
153 #if defined(CONFIG_SPIFLASH)
154 #define CONFIG_SYS_EXTRA_ENV_RELOC
155 #define CONFIG_ENV_IS_IN_SPI_FLASH
156 #define CONFIG_ENV_SPI_BUS	0
157 #define CONFIG_ENV_SPI_CS	0
158 #define CONFIG_ENV_SPI_MAX_HZ	10000000
159 #define CONFIG_ENV_SPI_MODE	0
160 #define CONFIG_ENV_SIZE		0x2000	   /* 8KB */
161 #define CONFIG_ENV_OFFSET	0x100000   /* 1MB */
162 #define CONFIG_ENV_SECT_SIZE	0x10000
163 #elif defined(CONFIG_SDCARD)
164 #define CONFIG_SYS_EXTRA_ENV_RELOC
165 #define CONFIG_ENV_IS_IN_MMC
166 #define CONFIG_SYS_MMC_ENV_DEV	0
167 #define CONFIG_ENV_SIZE		0x2000
168 #define CONFIG_ENV_OFFSET	(512 * 0x800)
169 #elif defined(CONFIG_NAND)
170 #define CONFIG_SYS_EXTRA_ENV_RELOC
171 #define CONFIG_ENV_IS_IN_NAND
172 #define CONFIG_ENV_SIZE		0x2000
173 #define CONFIG_ENV_OFFSET	(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
174 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
175 #define CONFIG_ENV_IS_IN_REMOTE
176 #define CONFIG_ENV_ADDR		0xffe20000
177 #define CONFIG_ENV_SIZE		0x2000
178 #elif defined(CONFIG_ENV_IS_NOWHERE)
179 #define CONFIG_ENV_SIZE		0x2000
180 #else
181 #define CONFIG_ENV_IS_IN_FLASH
182 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
183 #define CONFIG_ENV_SIZE		0x2000
184 #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
185 #endif
186 
187 #ifndef __ASSEMBLY__
188 unsigned long get_board_sys_clk(void);
189 unsigned long get_board_ddr_clk(void);
190 #endif
191 
192 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
193 #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
194 
195 /*
196  * Config the L3 Cache as L3 SRAM
197  */
198 #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
199 #define CONFIG_SYS_L3_SIZE		(512 << 10)
200 #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
201 #ifdef CONFIG_RAMBOOT_PBL
202 #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
203 #endif
204 #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
205 #define CONFIG_SPL_RELOC_MALLOC_SIZE	(50 << 10)
206 #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
207 #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
208 
209 #define CONFIG_SYS_DCSRBAR	0xf0000000
210 #define CONFIG_SYS_DCSRBAR_PHYS	0xf00000000ull
211 
212 /* EEPROM */
213 #define CONFIG_ID_EEPROM
214 #define CONFIG_SYS_I2C_EEPROM_NXID
215 #define CONFIG_SYS_EEPROM_BUS_NUM	0
216 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
217 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
218 
219 /*
220  * DDR Setup
221  */
222 #define CONFIG_VERY_BIG_RAM
223 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
224 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
225 #define CONFIG_DIMM_SLOTS_PER_CTLR	2
226 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
227 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
228 #define CONFIG_DDR_SPD
229 #define CONFIG_SYS_FSL_DDR3
230 #define CONFIG_FSL_DDR_INTERACTIVE
231 #define CONFIG_SYS_SPD_BUS_NUM	0
232 #define CONFIG_SYS_SDRAM_SIZE	2048	/* for fixed parameter use */
233 #define SPD_EEPROM_ADDRESS1	0x51
234 #define SPD_EEPROM_ADDRESS2	0x52
235 #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
236 #define CTRL_INTLV_PREFERED	cacheline
237 
238 /*
239  * IFC Definitions
240  */
241 #define CONFIG_SYS_FLASH_BASE		0xe0000000
242 #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
243 #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
244 #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
245 				+ 0x8000000) | \
246 				CSPR_PORT_SIZE_16 | \
247 				CSPR_MSEL_NOR | \
248 				CSPR_V)
249 #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
250 #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
251 				CSPR_PORT_SIZE_16 | \
252 				CSPR_MSEL_NOR | \
253 				CSPR_V)
254 #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
255 /* NOR Flash Timing Params */
256 #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
257 
258 #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
259 				FTIM0_NOR_TEADC(0x5) | \
260 				FTIM0_NOR_TEAHC(0x5))
261 #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
262 				FTIM1_NOR_TRAD_NOR(0x1A) |\
263 				FTIM1_NOR_TSEQRAD_NOR(0x13))
264 #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
265 				FTIM2_NOR_TCH(0x4) | \
266 				FTIM2_NOR_TWPH(0x0E) | \
267 				FTIM2_NOR_TWP(0x1c))
268 #define CONFIG_SYS_NOR_FTIM3	0x0
269 
270 #define CONFIG_SYS_FLASH_QUIET_TEST
271 #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
272 
273 #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
274 #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
275 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
276 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
277 
278 #define CONFIG_SYS_FLASH_EMPTY_INFO
279 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
280 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
281 
282 #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
283 #define QIXIS_BASE			0xffdf0000
284 #define QIXIS_LBMAP_SWITCH		6
285 #define QIXIS_LBMAP_MASK		0x0f
286 #define QIXIS_LBMAP_SHIFT		0
287 #define QIXIS_LBMAP_DFLTBANK		0x00
288 #define QIXIS_LBMAP_ALTBANK		0x04
289 #define QIXIS_LBMAP_NAND		0x09
290 #define QIXIS_LBMAP_SD			0x00
291 #define QIXIS_RCW_SRC_NAND		0x104
292 #define QIXIS_RCW_SRC_SD		0x040
293 #define QIXIS_RST_CTL_RESET		0x83
294 #define QIXIS_RST_FORCE_MEM		0x1
295 #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
296 #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
297 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
298 #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
299 
300 #define CONFIG_SYS_CSPR3_EXT	(0xf)
301 #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
302 				| CSPR_PORT_SIZE_8 \
303 				| CSPR_MSEL_GPCM \
304 				| CSPR_V)
305 #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
306 #define CONFIG_SYS_CSOR3	0x0
307 /* QIXIS Timing parameters for IFC CS3 */
308 #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
309 					FTIM0_GPCM_TEADC(0x0e) | \
310 					FTIM0_GPCM_TEAHC(0x0e))
311 #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
312 					FTIM1_GPCM_TRAD(0x3f))
313 #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
314 					FTIM2_GPCM_TCH(0x8) | \
315 					FTIM2_GPCM_TWP(0x1f))
316 #define CONFIG_SYS_CS3_FTIM3		0x0
317 
318 /* NAND Flash on IFC */
319 #define CONFIG_NAND_FSL_IFC
320 #define CONFIG_SYS_NAND_BASE		0xff800000
321 #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
322 
323 #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
324 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
325 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
326 				| CSPR_MSEL_NAND	 /* MSEL = NAND */ \
327 				| CSPR_V)
328 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
329 
330 #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
331 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
332 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */	    \
333 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */   \
334 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */\
335 				| CSOR_NAND_SPRZ_64	/* Spare size = 64 */\
336 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
337 
338 #define CONFIG_SYS_NAND_ONFI_DETECTION
339 
340 /* ONFI NAND Flash mode0 Timing Params */
341 #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
342 					FTIM0_NAND_TWP(0x18)    | \
343 					FTIM0_NAND_TWCHT(0x07)  | \
344 					FTIM0_NAND_TWH(0x0a))
345 #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
346 					FTIM1_NAND_TWBE(0x39)   | \
347 					FTIM1_NAND_TRR(0x0e)    | \
348 					FTIM1_NAND_TRP(0x18))
349 #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f)  | \
350 					FTIM2_NAND_TREH(0x0a)   | \
351 					FTIM2_NAND_TWHRE(0x1e))
352 #define CONFIG_SYS_NAND_FTIM3		0x0
353 
354 #define CONFIG_SYS_NAND_DDR_LAW		11
355 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
356 #define CONFIG_SYS_MAX_NAND_DEVICE	1
357 #define CONFIG_CMD_NAND
358 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
359 
360 #if defined(CONFIG_NAND)
361 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
362 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
363 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
364 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
365 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
366 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
367 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
368 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
369 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
370 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
371 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
372 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
373 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
374 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
375 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
376 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
377 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
378 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
379 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
380 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
381 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
382 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
383 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
384 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
385 #else
386 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
387 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
388 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
389 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
390 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
391 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
392 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
393 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
394 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
395 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
396 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
397 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
398 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
399 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
400 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
401 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
402 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
403 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
404 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
405 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
406 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
407 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
408 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
409 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
410 #endif
411 
412 #if defined(CONFIG_RAMBOOT_PBL)
413 #define CONFIG_SYS_RAMBOOT
414 #endif
415 
416 #ifdef CONFIG_SPL_BUILD
417 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
418 #else
419 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
420 #endif
421 
422 #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
423 #define CONFIG_MISC_INIT_R
424 #define CONFIG_HWCONFIG
425 
426 /* define to use L1 as initial stack */
427 #define CONFIG_L1_INIT_RAM
428 #define CONFIG_SYS_INIT_RAM_LOCK
429 #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000 /* Initial L1 address */
430 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
431 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
432 /* The assembler doesn't like typecast */
433 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
434 			((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
435 			CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
436 #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
437 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
438 						GENERATED_GBL_DATA_SIZE)
439 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
440 #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
441 #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
442 
443 /*
444  * Serial Port
445  */
446 #define CONFIG_CONS_INDEX		1
447 #define CONFIG_SYS_NS16550_SERIAL
448 #define CONFIG_SYS_NS16550_REG_SIZE	1
449 #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
450 #define CONFIG_SYS_BAUDRATE_TABLE	\
451 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
452 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
453 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
454 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
455 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
456 
457 /*
458  * I2C
459  */
460 #define CONFIG_SYS_I2C
461 #define CONFIG_SYS_I2C_FSL
462 #define CONFIG_SYS_FSL_I2C_SLAVE   0x7F
463 #define CONFIG_SYS_FSL_I2C2_SLAVE  0x7F
464 #define CONFIG_SYS_FSL_I2C3_SLAVE  0x7F
465 #define CONFIG_SYS_FSL_I2C4_SLAVE  0x7F
466 #define CONFIG_SYS_FSL_I2C_OFFSET  0x118000
467 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
468 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
469 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
470 #define CONFIG_SYS_FSL_I2C_SPEED   100000
471 #define CONFIG_SYS_FSL_I2C2_SPEED  100000
472 #define CONFIG_SYS_FSL_I2C3_SPEED  100000
473 #define CONFIG_SYS_FSL_I2C4_SPEED  100000
474 #define I2C_MUX_PCA_ADDR_PRI	0x77 /* I2C bus multiplexer,primary */
475 #define I2C_MUX_PCA_ADDR_SEC1	0x75 /* I2C bus multiplexer,secondary 1 */
476 #define I2C_MUX_PCA_ADDR_SEC2	0x76 /* I2C bus multiplexer,secondary 2 */
477 #define I2C_MUX_CH_DEFAULT	0x8
478 
479 #define I2C_MUX_CH_VOL_MONITOR 0xa
480 
481 /* Voltage monitor on channel 2*/
482 #define I2C_VOL_MONITOR_ADDR           0x40
483 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
484 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
485 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
486 
487 #define CONFIG_VID_FLS_ENV		"t208xqds_vdd_mv"
488 #ifndef CONFIG_SPL_BUILD
489 #define CONFIG_VID
490 #endif
491 #define CONFIG_VOL_MONITOR_IR36021_SET
492 #define CONFIG_VOL_MONITOR_IR36021_READ
493 /* The lowest and highest voltage allowed for T208xQDS */
494 #define VDD_MV_MIN			819
495 #define VDD_MV_MAX			1212
496 
497 /*
498  * RapidIO
499  */
500 #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
501 #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
502 #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000 /* 256M */
503 #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
504 #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
505 #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000 /* 256M */
506 /*
507  * for slave u-boot IMAGE instored in master memory space,
508  * PHYS must be aligned based on the SIZE
509  */
510 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
511 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
512 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
513 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
514 /*
515  * for slave UCODE and ENV instored in master memory space,
516  * PHYS must be aligned based on the SIZE
517  */
518 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
519 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
520 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000	/* 256K */
521 
522 /* slave core release by master*/
523 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
524 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
525 
526 /*
527  * SRIO_PCIE_BOOT - SLAVE
528  */
529 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
530 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
531 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
532 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
533 #endif
534 
535 /*
536  * eSPI - Enhanced SPI
537  */
538 #ifdef CONFIG_SPI_FLASH
539 #ifndef CONFIG_SPL_BUILD
540 #endif
541 
542 #define CONFIG_SPI_FLASH_BAR
543 #define CONFIG_SF_DEFAULT_SPEED	 10000000
544 #define CONFIG_SF_DEFAULT_MODE	  0
545 #endif
546 
547 /*
548  * General PCI
549  * Memory space is mapped 1-1, but I/O space must start from 0.
550  */
551 #define CONFIG_PCIE1		/* PCIE controller 1 */
552 #define CONFIG_PCIE2		/* PCIE controller 2 */
553 #define CONFIG_PCIE3		/* PCIE controller 3 */
554 #define CONFIG_PCIE4		/* PCIE controller 4 */
555 #define CONFIG_FSL_PCIE_RESET
556 #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
557 #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
558 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
559 #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
560 #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
561 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
562 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000      /* 512M */
563 #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
564 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
565 #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
566 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
567 
568 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
569 #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
570 #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
571 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
572 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000 /* 256M */
573 #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
574 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
575 #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
576 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
577 
578 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
579 #define CONFIG_SYS_PCIE3_MEM_VIRT	0xb0000000
580 #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
581 #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc30000000ull
582 #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
583 #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
584 #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
585 #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
586 #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
587 
588 /* controller 4, Base address 203000 */
589 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
590 #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
591 #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc40000000ull
592 #define CONFIG_SYS_PCIE4_MEM_SIZE	0x10000000	/* 256M */
593 #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
594 #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
595 #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
596 
597 #ifdef CONFIG_PCI
598 #define CONFIG_PCI_INDIRECT_BRIDGE
599 #define CONFIG_FSL_PCIE_RESET	   /* need PCIe reset errata */
600 #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
601 #define CONFIG_DOS_PARTITION
602 #endif
603 
604 /* Qman/Bman */
605 #ifndef CONFIG_NOBQFMAN
606 #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
607 #define CONFIG_SYS_BMAN_NUM_PORTALS	18
608 #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
609 #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
610 #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
611 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
612 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
613 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
614 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
615 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
616 					CONFIG_SYS_BMAN_CENA_SIZE)
617 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
618 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
619 #define CONFIG_SYS_QMAN_NUM_PORTALS	18
620 #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
621 #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
622 #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
623 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
624 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
625 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
626 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
627 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
628 					CONFIG_SYS_QMAN_CENA_SIZE)
629 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
630 #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
631 
632 #define CONFIG_SYS_DPAA_FMAN
633 #define CONFIG_SYS_DPAA_PME
634 #define CONFIG_SYS_PMAN
635 #define CONFIG_SYS_DPAA_DCE
636 #define CONFIG_SYS_DPAA_RMAN		/* RMan */
637 #define CONFIG_SYS_INTERLAKEN
638 
639 /* Default address of microcode for the Linux Fman driver */
640 #if defined(CONFIG_SPIFLASH)
641 /*
642  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
643  * env, so we got 0x110000.
644  */
645 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
646 #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
647 #elif defined(CONFIG_SDCARD)
648 /*
649  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
650  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
651  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
652  */
653 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
654 #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 0x820)
655 #elif defined(CONFIG_NAND)
656 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
657 #define CONFIG_SYS_FMAN_FW_ADDR	(11 * CONFIG_SYS_NAND_BLOCK_SIZE)
658 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
659 /*
660  * Slave has no ucode locally, it can fetch this from remote. When implementing
661  * in two corenet boards, slave's ucode could be stored in master's memory
662  * space, the address can be mapped from slave TLB->slave LAW->
663  * slave SRIO or PCIE outbound window->master inbound window->
664  * master LAW->the ucode address in master's memory space.
665  */
666 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
667 #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
668 #else
669 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
670 #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
671 #endif
672 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
673 #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
674 #endif /* CONFIG_NOBQFMAN */
675 
676 #ifdef CONFIG_SYS_DPAA_FMAN
677 #define CONFIG_FMAN_ENET
678 #define CONFIG_PHYLIB_10G
679 #define CONFIG_PHY_VITESSE
680 #define CONFIG_PHY_REALTEK
681 #define CONFIG_PHY_TERANETICS
682 #define RGMII_PHY1_ADDR	0x1
683 #define RGMII_PHY2_ADDR	0x2
684 #define FM1_10GEC1_PHY_ADDR	  0x3
685 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
686 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
687 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
688 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
689 #endif
690 
691 #ifdef CONFIG_FMAN_ENET
692 #define CONFIG_MII		/* MII PHY management */
693 #define CONFIG_ETHPRIME		"FM1@DTSEC3"
694 #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
695 #endif
696 
697 /*
698  * SATA
699  */
700 #ifdef CONFIG_FSL_SATA_V2
701 #define CONFIG_LIBATA
702 #define CONFIG_FSL_SATA
703 #define CONFIG_SYS_SATA_MAX_DEVICE	2
704 #define CONFIG_SATA1
705 #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
706 #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
707 #define CONFIG_SATA2
708 #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
709 #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
710 #define CONFIG_LBA48
711 #define CONFIG_CMD_SATA
712 #define CONFIG_DOS_PARTITION
713 #endif
714 
715 /*
716  * USB
717  */
718 #ifdef CONFIG_USB_EHCI
719 #define CONFIG_USB_EHCI_FSL
720 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
721 #define CONFIG_HAS_FSL_DR_USB
722 #endif
723 
724 /*
725  * SDHC
726  */
727 #ifdef CONFIG_MMC
728 #define CONFIG_FSL_ESDHC
729 #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
730 #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
731 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
732 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
733 #define CONFIG_GENERIC_MMC
734 #define CONFIG_DOS_PARTITION
735 #define CONFIG_FSL_ESDHC_ADAPTER_IDENT
736 #endif
737 
738 /*
739  * Dynamic MTD Partition support with mtdparts
740  */
741 #ifndef CONFIG_SYS_NO_FLASH
742 #define CONFIG_MTD_DEVICE
743 #define CONFIG_MTD_PARTITIONS
744 #define CONFIG_CMD_MTDPARTS
745 #define CONFIG_FLASH_CFI_MTD
746 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
747 			"spi0=spife110000.0"
748 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
749 			"128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
750 			"5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
751 			"1m(uboot),5m(kernel),128k(dtb),-(user)"
752 #endif
753 
754 /*
755  * Environment
756  */
757 #define CONFIG_LOADS_ECHO	/* echo on for serial download */
758 #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
759 
760 /*
761  * Command line configuration.
762  */
763 #define CONFIG_CMD_ERRATA
764 #define CONFIG_CMD_IRQ
765 #define CONFIG_CMD_REGINFO
766 
767 #ifdef CONFIG_PCI
768 #define CONFIG_CMD_PCI
769 #endif
770 
771 /* Hash command with SHA acceleration supported in hardware */
772 #ifdef CONFIG_FSL_CAAM
773 #define CONFIG_CMD_HASH
774 #define CONFIG_SHA_HW_ACCEL
775 #endif
776 
777 /*
778  * Miscellaneous configurable options
779  */
780 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
781 #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
782 #define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
783 #define CONFIG_SYS_LOAD_ADDR	0x2000000 /* default load address */
784 #ifdef CONFIG_CMD_KGDB
785 #define CONFIG_SYS_CBSIZE	1024	  /* Console I/O Buffer Size */
786 #else
787 #define CONFIG_SYS_CBSIZE	256	  /* Console I/O Buffer Size */
788 #endif
789 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
790 #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
791 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
792 
793 /*
794  * For booting Linux, the board info and command line data
795  * have to be in the first 64 MB of memory, since this is
796  * the maximum mapped by the Linux kernel during initialization.
797  */
798 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
799 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
800 
801 #ifdef CONFIG_CMD_KGDB
802 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
803 #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
804 #endif
805 
806 /*
807  * Environment Configuration
808  */
809 #define CONFIG_ROOTPATH	 "/opt/nfsroot"
810 #define CONFIG_BOOTFILE	 "uImage"
811 #define CONFIG_UBOOTPATH "u-boot.bin"	/* U-Boot image on TFTP server */
812 
813 /* default location for tftp and bootm */
814 #define CONFIG_LOADADDR		1000000
815 #define CONFIG_BAUDRATE		115200
816 #define __USB_PHY_TYPE		utmi
817 
818 #define	CONFIG_EXTRA_ENV_SETTINGS				\
819 	"hwconfig=fsl_ddr:"					\
820 	"ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","	\
821 	"bank_intlv=auto;"					\
822 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
823 	"netdev=eth0\0"						\
824 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
825 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
826 	"tftpflash=tftpboot $loadaddr $uboot && "		\
827 	"protect off $ubootaddr +$filesize && "			\
828 	"erase $ubootaddr +$filesize && "			\
829 	"cp.b $loadaddr $ubootaddr $filesize && "		\
830 	"protect on $ubootaddr +$filesize && "			\
831 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
832 	"consoledev=ttyS0\0"					\
833 	"ramdiskaddr=2000000\0"					\
834 	"ramdiskfile=t2080qds/ramdisk.uboot\0"			\
835 	"fdtaddr=1e00000\0"					\
836 	"fdtfile=t2080qds/t2080qds.dtb\0"			\
837 	"bdev=sda3\0"
838 
839 /*
840  * For emulation this causes u-boot to jump to the start of the
841  * proof point app code automatically
842  */
843 #define CONFIG_PROOF_POINTS				\
844 	"setenv bootargs root=/dev/$bdev rw "		\
845 	"console=$consoledev,$baudrate $othbootargs;"	\
846 	"cpu 1 release 0x29000000 - - -;"		\
847 	"cpu 2 release 0x29000000 - - -;"		\
848 	"cpu 3 release 0x29000000 - - -;"		\
849 	"cpu 4 release 0x29000000 - - -;"		\
850 	"cpu 5 release 0x29000000 - - -;"		\
851 	"cpu 6 release 0x29000000 - - -;"		\
852 	"cpu 7 release 0x29000000 - - -;"		\
853 	"go 0x29000000"
854 
855 #define CONFIG_HVBOOT				\
856 	"setenv bootargs config-addr=0x60000000; "	\
857 	"bootm 0x01000000 - 0x00f00000"
858 
859 #define CONFIG_ALU				\
860 	"setenv bootargs root=/dev/$bdev rw "		\
861 	"console=$consoledev,$baudrate $othbootargs;"	\
862 	"cpu 1 release 0x01000000 - - -;"		\
863 	"cpu 2 release 0x01000000 - - -;"		\
864 	"cpu 3 release 0x01000000 - - -;"		\
865 	"cpu 4 release 0x01000000 - - -;"		\
866 	"cpu 5 release 0x01000000 - - -;"		\
867 	"cpu 6 release 0x01000000 - - -;"		\
868 	"cpu 7 release 0x01000000 - - -;"		\
869 	"go 0x01000000"
870 
871 #define CONFIG_LINUX				\
872 	"setenv bootargs root=/dev/ram rw "		\
873 	"console=$consoledev,$baudrate $othbootargs;"	\
874 	"setenv ramdiskaddr 0x02000000;"		\
875 	"setenv fdtaddr 0x00c00000;"			\
876 	"setenv loadaddr 0x1000000;"			\
877 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
878 
879 #define CONFIG_HDBOOT					\
880 	"setenv bootargs root=/dev/$bdev rw "		\
881 	"console=$consoledev,$baudrate $othbootargs;"	\
882 	"tftp $loadaddr $bootfile;"			\
883 	"tftp $fdtaddr $fdtfile;"			\
884 	"bootm $loadaddr - $fdtaddr"
885 
886 #define CONFIG_NFSBOOTCOMMAND			\
887 	"setenv bootargs root=/dev/nfs rw "	\
888 	"nfsroot=$serverip:$rootpath "		\
889 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
890 	"console=$consoledev,$baudrate $othbootargs;"	\
891 	"tftp $loadaddr $bootfile;"		\
892 	"tftp $fdtaddr $fdtfile;"		\
893 	"bootm $loadaddr - $fdtaddr"
894 
895 #define CONFIG_RAMBOOTCOMMAND				\
896 	"setenv bootargs root=/dev/ram rw "		\
897 	"console=$consoledev,$baudrate $othbootargs;"	\
898 	"tftp $ramdiskaddr $ramdiskfile;"		\
899 	"tftp $loadaddr $bootfile;"			\
900 	"tftp $fdtaddr $fdtfile;"			\
901 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
902 
903 #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
904 
905 #include <asm/fsl_secure_boot.h>
906 
907 #endif	/* __T208xQDS_H */
908