xref: /openbmc/u-boot/include/configs/T102xQDS.h (revision ca6c5e03)
1 /*
2  * Copyright 2014 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6 
7 /*
8  * T1024/T1023 QDS board configuration file
9  */
10 
11 #ifndef __T1024QDS_H
12 #define __T1024QDS_H
13 
14 /* High Level Configuration Options */
15 #define CONFIG_DISPLAY_BOARDINFO
16 #define CONFIG_BOOKE
17 #define CONFIG_E500			/* BOOKE e500 family */
18 #define CONFIG_E500MC			/* BOOKE e500mc family */
19 #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
20 #define CONFIG_MP			/* support multiple processors */
21 #define CONFIG_ENABLE_36BIT_PHYS
22 
23 #ifdef CONFIG_PHYS_64BIT
24 #define CONFIG_ADDR_MAP		1
25 #define CONFIG_SYS_NUM_ADDR_MAP	64	/* number of TLB1 entries */
26 #endif
27 
28 #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
29 #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
30 #define CONFIG_FSL_IFC			/* Enable IFC Support */
31 
32 #define CONFIG_FSL_LAW			/* Use common FSL init code */
33 #define CONFIG_ENV_OVERWRITE
34 
35 #define CONFIG_DEEP_SLEEP
36 #if defined(CONFIG_DEEP_SLEEP)
37 #define CONFIG_SILENT_CONSOLE
38 #define CONFIG_BOARD_EARLY_INIT_F
39 #endif
40 
41 #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
42 
43 #ifdef CONFIG_RAMBOOT_PBL
44 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xqds/t1024_pbi.cfg
45 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_rcw.cfg
46 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
47 #define CONFIG_SPL_ENV_SUPPORT
48 #define CONFIG_SPL_SERIAL_SUPPORT
49 #define CONFIG_SPL_FLUSH_IMAGE
50 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
51 #define CONFIG_SPL_LIBGENERIC_SUPPORT
52 #define CONFIG_SPL_LIBCOMMON_SUPPORT
53 #define CONFIG_SPL_I2C_SUPPORT
54 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
55 #define CONFIG_FSL_LAW			/* Use common FSL init code */
56 #define CONFIG_SYS_TEXT_BASE		0x00201000
57 #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
58 #define CONFIG_SPL_PAD_TO		0x40000
59 #define CONFIG_SPL_MAX_SIZE		0x28000
60 #define RESET_VECTOR_OFFSET		0x27FFC
61 #define BOOT_PAGE_OFFSET		0x27000
62 #ifdef CONFIG_SPL_BUILD
63 #define CONFIG_SPL_SKIP_RELOCATE
64 #define CONFIG_SPL_COMMON_INIT_DDR
65 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
66 #define CONFIG_SYS_NO_FLASH
67 #endif
68 
69 #ifdef CONFIG_NAND
70 #define CONFIG_SPL_NAND_SUPPORT
71 #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
72 #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
73 #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
74 #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
75 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
76 #define CONFIG_SPL_NAND_BOOT
77 #endif
78 
79 #ifdef CONFIG_SPIFLASH
80 #define CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
81 #define CONFIG_SPL_SPI_SUPPORT
82 #define CONFIG_SPL_SPI_FLASH_SUPPORT
83 #define CONFIG_SPL_SPI_FLASH_MINIMAL
84 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
85 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x00200000)
86 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x00200000)
87 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
88 #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
89 #ifndef CONFIG_SPL_BUILD
90 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
91 #endif
92 #define CONFIG_SPL_SPI_BOOT
93 #endif
94 
95 #ifdef CONFIG_SDCARD
96 #define CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
97 #define CONFIG_SPL_MMC_SUPPORT
98 #define CONFIG_SPL_MMC_MINIMAL
99 #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
100 #define CONFIG_SYS_MMC_U_BOOT_DST	(0x00200000)
101 #define CONFIG_SYS_MMC_U_BOOT_START	(0x00200000)
102 #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
103 #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
104 #ifndef CONFIG_SPL_BUILD
105 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
106 #endif
107 #define CONFIG_SPL_MMC_BOOT
108 #endif
109 
110 #endif /* CONFIG_RAMBOOT_PBL */
111 
112 #ifndef CONFIG_SYS_TEXT_BASE
113 #define CONFIG_SYS_TEXT_BASE	0xeff40000
114 #endif
115 
116 #ifndef CONFIG_RESET_VECTOR_ADDRESS
117 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
118 #endif
119 
120 #ifndef CONFIG_SYS_NO_FLASH
121 #define CONFIG_FLASH_CFI_DRIVER
122 #define CONFIG_SYS_FLASH_CFI
123 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
124 #endif
125 
126 /* PCIe Boot - Master */
127 #define CONFIG_SRIO_PCIE_BOOT_MASTER
128 /*
129  * for slave u-boot IMAGE instored in master memory space,
130  * PHYS must be aligned based on the SIZE
131  */
132 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
133 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
134 #ifdef CONFIG_PHYS_64BIT
135 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
136 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
137 #else
138 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
139 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
140 #endif
141 /*
142  * for slave UCODE and ENV instored in master memory space,
143  * PHYS must be aligned based on the SIZE
144  */
145 #ifdef CONFIG_PHYS_64BIT
146 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
147 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS	 0x3ffe00000ull
148 #else
149 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
150 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0xffe00000
151 #endif
152 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE     0x40000 /* 256K */
153 /* slave core release by master*/
154 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
155 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
156 
157 /* PCIe Boot - Slave */
158 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
159 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
160 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
161 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
162 /* Set 1M boot space for PCIe boot */
163 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
164 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS       \
165 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
166 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
167 #define CONFIG_SYS_NO_FLASH
168 #endif
169 
170 #if defined(CONFIG_SPIFLASH)
171 #define CONFIG_SYS_EXTRA_ENV_RELOC
172 #define CONFIG_ENV_IS_IN_SPI_FLASH
173 #define CONFIG_ENV_SPI_BUS		0
174 #define CONFIG_ENV_SPI_CS		0
175 #define CONFIG_ENV_SPI_MAX_HZ		10000000
176 #define CONFIG_ENV_SPI_MODE		0
177 #define CONFIG_ENV_SIZE			0x2000		/* 8KB */
178 #define CONFIG_ENV_OFFSET		0x100000	/* 1MB */
179 #define CONFIG_ENV_SECT_SIZE		0x10000
180 #elif defined(CONFIG_SDCARD)
181 #define CONFIG_SYS_EXTRA_ENV_RELOC
182 #define CONFIG_ENV_IS_IN_MMC
183 #define CONFIG_SYS_MMC_ENV_DEV		0
184 #define CONFIG_ENV_SIZE			0x2000
185 #define CONFIG_ENV_OFFSET		(512 * 0x800)
186 #elif defined(CONFIG_NAND)
187 #define CONFIG_SYS_EXTRA_ENV_RELOC
188 #define CONFIG_ENV_IS_IN_NAND
189 #define CONFIG_ENV_SIZE			0x2000
190 #define CONFIG_ENV_OFFSET		(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
191 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
192 #define CONFIG_ENV_IS_IN_REMOTE
193 #define CONFIG_ENV_ADDR		0xffe20000
194 #define CONFIG_ENV_SIZE		0x2000
195 #elif defined(CONFIG_ENV_IS_NOWHERE)
196 #define CONFIG_ENV_SIZE		0x2000
197 #else
198 #define CONFIG_ENV_IS_IN_FLASH
199 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
200 #define CONFIG_ENV_SIZE		0x2000
201 #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
202 #endif
203 
204 #ifndef __ASSEMBLY__
205 unsigned long get_board_sys_clk(void);
206 unsigned long get_board_ddr_clk(void);
207 #endif
208 
209 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
210 #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
211 
212 /*
213  * These can be toggled for performance analysis, otherwise use default.
214  */
215 #define CONFIG_SYS_CACHE_STASHING
216 #define CONFIG_BACKSIDE_L2_CACHE
217 #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
218 #define CONFIG_BTB			/* toggle branch predition */
219 #define CONFIG_DDR_ECC
220 #ifdef CONFIG_DDR_ECC
221 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
222 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
223 #endif
224 
225 #define CONFIG_SYS_MEMTEST_START	0x00200000 /* memtest works on */
226 #define CONFIG_SYS_MEMTEST_END		0x00400000
227 #define CONFIG_SYS_ALT_MEMTEST
228 #define CONFIG_PANIC_HANG	/* do not reset board on panic */
229 
230 /*
231  *  Config the L3 Cache as L3 SRAM
232  */
233 #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
234 #define CONFIG_SYS_L3_SIZE		(256 << 10)
235 #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
236 #ifdef CONFIG_RAMBOOT_PBL
237 #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
238 #endif
239 #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
240 #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
241 #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
242 #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
243 
244 #ifdef CONFIG_PHYS_64BIT
245 #define CONFIG_SYS_DCSRBAR		0xf0000000
246 #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
247 #endif
248 
249 /* EEPROM */
250 #define CONFIG_ID_EEPROM
251 #define CONFIG_SYS_I2C_EEPROM_NXID
252 #define CONFIG_SYS_EEPROM_BUS_NUM	0
253 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
254 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
255 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
256 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
257 
258 /*
259  * DDR Setup
260  */
261 #define CONFIG_VERY_BIG_RAM
262 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
263 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
264 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
265 #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
266 #define CONFIG_DDR_SPD
267 #ifndef CONFIG_SYS_FSL_DDR4
268 #define CONFIG_SYS_FSL_DDR3
269 #endif
270 
271 #define CONFIG_SYS_SPD_BUS_NUM	0
272 #define SPD_EEPROM_ADDRESS	0x51
273 
274 #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
275 
276 /*
277  * IFC Definitions
278  */
279 #define CONFIG_SYS_FLASH_BASE	0xe0000000
280 #ifdef CONFIG_PHYS_64BIT
281 #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
282 #else
283 #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
284 #endif
285 
286 #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
287 #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
288 				+ 0x8000000) | \
289 				CSPR_PORT_SIZE_16 | \
290 				CSPR_MSEL_NOR | \
291 				CSPR_V)
292 #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
293 #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
294 				CSPR_PORT_SIZE_16 | \
295 				CSPR_MSEL_NOR | \
296 				CSPR_V)
297 #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
298 /* NOR Flash Timing Params */
299 #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
300 #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
301 				FTIM0_NOR_TEADC(0x5) | \
302 				FTIM0_NOR_TEAHC(0x5))
303 #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
304 				FTIM1_NOR_TRAD_NOR(0x1A) |\
305 				FTIM1_NOR_TSEQRAD_NOR(0x13))
306 #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
307 				FTIM2_NOR_TCH(0x4) | \
308 				FTIM2_NOR_TWPH(0x0E) | \
309 				FTIM2_NOR_TWP(0x1c))
310 #define CONFIG_SYS_NOR_FTIM3	0x0
311 
312 #define CONFIG_SYS_FLASH_QUIET_TEST
313 #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
314 
315 #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
316 #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
317 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
318 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
319 
320 #define CONFIG_SYS_FLASH_EMPTY_INFO
321 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
322 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
323 #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
324 #define QIXIS_BASE		0xffdf0000
325 #ifdef CONFIG_PHYS_64BIT
326 #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
327 #else
328 #define QIXIS_BASE_PHYS		QIXIS_BASE
329 #endif
330 #define QIXIS_LBMAP_SWITCH		0x06
331 #define QIXIS_LBMAP_MASK		0x0f
332 #define QIXIS_LBMAP_SHIFT		0
333 #define QIXIS_LBMAP_DFLTBANK		0x00
334 #define QIXIS_LBMAP_ALTBANK		0x04
335 #define QIXIS_RST_CTL_RESET		0x31
336 #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
337 #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
338 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
339 #define	QIXIS_RST_FORCE_MEM		0x01
340 
341 #define CONFIG_SYS_CSPR3_EXT	(0xf)
342 #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
343 				| CSPR_PORT_SIZE_8 \
344 				| CSPR_MSEL_GPCM \
345 				| CSPR_V)
346 #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
347 #define CONFIG_SYS_CSOR3	0x0
348 /* QIXIS Timing parameters for IFC CS3 */
349 #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
350 					FTIM0_GPCM_TEADC(0x0e) | \
351 					FTIM0_GPCM_TEAHC(0x0e))
352 #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
353 					FTIM1_GPCM_TRAD(0x3f))
354 #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
355 					FTIM2_GPCM_TCH(0x8) | \
356 					FTIM2_GPCM_TWP(0x1f))
357 #define CONFIG_SYS_CS3_FTIM3		0x0
358 
359 #define CONFIG_NAND_FSL_IFC
360 #define CONFIG_SYS_NAND_BASE		0xff800000
361 #ifdef CONFIG_PHYS_64BIT
362 #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
363 #else
364 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
365 #endif
366 #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
367 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
368 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
369 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
370 				| CSPR_V)
371 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
372 
373 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
374 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
375 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
376 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
377 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
378 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
379 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
380 
381 #define CONFIG_SYS_NAND_ONFI_DETECTION
382 
383 /* ONFI NAND Flash mode0 Timing Params */
384 #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
385 					FTIM0_NAND_TWP(0x18)   | \
386 					FTIM0_NAND_TWCHT(0x07) | \
387 					FTIM0_NAND_TWH(0x0a))
388 #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
389 					FTIM1_NAND_TWBE(0x39)  | \
390 					FTIM1_NAND_TRR(0x0e)   | \
391 					FTIM1_NAND_TRP(0x18))
392 #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
393 					FTIM2_NAND_TREH(0x0a) | \
394 					FTIM2_NAND_TWHRE(0x1e))
395 #define CONFIG_SYS_NAND_FTIM3		0x0
396 
397 #define CONFIG_SYS_NAND_DDR_LAW		11
398 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
399 #define CONFIG_SYS_MAX_NAND_DEVICE	1
400 #define CONFIG_CMD_NAND
401 
402 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
403 
404 #if defined(CONFIG_NAND)
405 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
406 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
407 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
408 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
409 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
410 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
411 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
412 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
413 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
414 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
415 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
416 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
417 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
418 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
419 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
420 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
421 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
422 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
423 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
424 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
425 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
426 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
427 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
428 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
429 #else
430 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
431 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
432 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
433 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
434 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
435 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
436 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
437 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
438 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
439 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
440 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
441 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
442 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
443 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
444 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
445 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
446 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
447 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
448 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
449 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
450 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
451 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
452 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
453 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
454 #endif
455 
456 #ifdef CONFIG_SPL_BUILD
457 #define CONFIG_SYS_MONITOR_BASE		CONFIG_SPL_TEXT_BASE
458 #else
459 #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
460 #endif
461 
462 #if defined(CONFIG_RAMBOOT_PBL)
463 #define CONFIG_SYS_RAMBOOT
464 #endif
465 
466 #define CONFIG_BOARD_EARLY_INIT_R
467 #define CONFIG_MISC_INIT_R
468 
469 #define CONFIG_HWCONFIG
470 
471 /* define to use L1 as initial stack */
472 #define CONFIG_L1_INIT_RAM
473 #define CONFIG_SYS_INIT_RAM_LOCK
474 #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
475 #ifdef CONFIG_PHYS_64BIT
476 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
477 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
478 /* The assembler doesn't like typecast */
479 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
480 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
481 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
482 #else
483 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	0xfe03c000 /* Initial L1 address */
484 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
485 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
486 #endif
487 #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
488 
489 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
490 					GENERATED_GBL_DATA_SIZE)
491 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
492 
493 #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
494 #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
495 
496 /* Serial Port */
497 #define CONFIG_CONS_INDEX	1
498 #define CONFIG_SYS_NS16550_SERIAL
499 #define CONFIG_SYS_NS16550_REG_SIZE	1
500 #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
501 
502 #define CONFIG_SYS_BAUDRATE_TABLE	\
503 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
504 
505 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
506 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
507 #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
508 #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
509 #define CONFIG_SYS_CONSOLE_IS_IN_ENV	/* determine from environment */
510 
511 /* Video */
512 #ifdef CONFIG_PPC_T1024		/* no DIU on T1023 */
513 #define CONFIG_FSL_DIU_FB
514 #ifdef CONFIG_FSL_DIU_FB
515 #define CONFIG_FSL_DIU_CH7301
516 #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x180000)
517 #define CONFIG_VIDEO
518 #define CONFIG_CMD_BMP
519 #define CONFIG_CFB_CONSOLE
520 #define CONFIG_VIDEO_SW_CURSOR
521 #define CONFIG_VGA_AS_SINGLE_DEVICE
522 #define CONFIG_VIDEO_LOGO
523 #define CONFIG_VIDEO_BMP_LOGO
524 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
525 /*
526  * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
527  * disable empty flash sector detection, which is I/O-intensive.
528  */
529 #undef CONFIG_SYS_FLASH_EMPTY_INFO
530 #endif
531 #endif
532 
533 /* I2C */
534 #define CONFIG_SYS_I2C
535 #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
536 #define CONFIG_SYS_FSL_I2C_SPEED	50000	/* I2C speed in Hz */
537 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
538 #define CONFIG_SYS_FSL_I2C2_SPEED	50000	/* I2C speed in Hz */
539 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
540 #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
541 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
542 
543 #define I2C_MUX_PCA_ADDR		0x77
544 #define I2C_MUX_PCA_ADDR_PRI		0x77 /* Primary Mux*/
545 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* Secondary multiplexer */
546 #define I2C_RETIMER_ADDR		0x18
547 
548 /* I2C bus multiplexer */
549 #define I2C_MUX_CH_DEFAULT      0x8
550 #define I2C_MUX_CH_DIU		0xC
551 #define I2C_MUX_CH5		0xD
552 #define I2C_MUX_CH7		0xF
553 
554 /* LDI/DVI Encoder for display */
555 #define CONFIG_SYS_I2C_LDI_ADDR	 0x38
556 #define CONFIG_SYS_I2C_DVI_ADDR	 0x75
557 
558 /*
559  * RTC configuration
560  */
561 #define RTC
562 #define CONFIG_RTC_DS3231	1
563 #define CONFIG_SYS_I2C_RTC_ADDR	0x68
564 
565 /*
566  * eSPI - Enhanced SPI
567  */
568 #ifndef CONFIG_SPL_BUILD
569 #endif
570 #define CONFIG_SPI_FLASH_BAR
571 #define CONFIG_SF_DEFAULT_SPEED	 10000000
572 #define CONFIG_SF_DEFAULT_MODE	  0
573 
574 /*
575  * General PCIe
576  * Memory space is mapped 1-1, but I/O space must start from 0.
577  */
578 #define CONFIG_PCI		/* Enable PCI/PCIE */
579 #define CONFIG_PCIE1		/* PCIE controller 1 */
580 #define CONFIG_PCIE2		/* PCIE controller 2 */
581 #define CONFIG_PCIE3		/* PCIE controller 3 */
582 #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
583 #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
584 #define CONFIG_PCI_INDIRECT_BRIDGE
585 
586 #ifdef CONFIG_PCI
587 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
588 #ifdef CONFIG_PCIE1
589 #define	CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
590 #ifdef CONFIG_PHYS_64BIT
591 #define	CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
592 #define	CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
593 #else
594 #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
595 #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
596 #endif
597 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
598 #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
599 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
600 #ifdef CONFIG_PHYS_64BIT
601 #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
602 #else
603 #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
604 #endif
605 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
606 #endif
607 
608 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
609 #ifdef CONFIG_PCIE2
610 #define CONFIG_SYS_PCIE2_MEM_VIRT	0x90000000
611 #ifdef CONFIG_PHYS_64BIT
612 #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
613 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc10000000ull
614 #else
615 #define CONFIG_SYS_PCIE2_MEM_BUS	0x90000000
616 #define CONFIG_SYS_PCIE2_MEM_PHYS	0x90000000
617 #endif
618 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
619 #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
620 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
621 #ifdef CONFIG_PHYS_64BIT
622 #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
623 #else
624 #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
625 #endif
626 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
627 #endif
628 
629 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
630 #ifdef CONFIG_PCIE3
631 #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
632 #ifdef CONFIG_PHYS_64BIT
633 #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
634 #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
635 #else
636 #define CONFIG_SYS_PCIE3_MEM_BUS	0xa0000000
637 #define CONFIG_SYS_PCIE3_MEM_PHYS	0xa0000000
638 #endif
639 #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
640 #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
641 #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
642 #ifdef CONFIG_PHYS_64BIT
643 #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
644 #else
645 #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
646 #endif
647 #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
648 #endif
649 
650 #define CONFIG_PCI_PNP			/* do pci plug-and-play */
651 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
652 #define CONFIG_DOS_PARTITION
653 #endif	/* CONFIG_PCI */
654 
655 /*
656  *SATA
657  */
658 #define CONFIG_FSL_SATA_V2
659 #ifdef CONFIG_FSL_SATA_V2
660 #define CONFIG_LIBATA
661 #define CONFIG_FSL_SATA
662 #define CONFIG_SYS_SATA_MAX_DEVICE	1
663 #define CONFIG_SATA1
664 #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
665 #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
666 #define CONFIG_LBA48
667 #define CONFIG_CMD_SATA
668 #define CONFIG_DOS_PARTITION
669 #endif
670 
671 /*
672  * USB
673  */
674 #define CONFIG_HAS_FSL_DR_USB
675 
676 #ifdef CONFIG_HAS_FSL_DR_USB
677 #define CONFIG_USB_EHCI
678 #define CONFIG_USB_STORAGE
679 #define CONFIG_USB_EHCI_FSL
680 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
681 #endif
682 
683 /*
684  * SDHC
685  */
686 #define CONFIG_MMC
687 #ifdef CONFIG_MMC
688 #define CONFIG_FSL_ESDHC
689 #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
690 #define CONFIG_GENERIC_MMC
691 #define CONFIG_DOS_PARTITION
692 #endif
693 
694 /* Qman/Bman */
695 #ifndef CONFIG_NOBQFMAN
696 #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
697 #define CONFIG_SYS_BMAN_NUM_PORTALS	10
698 #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
699 #ifdef CONFIG_PHYS_64BIT
700 #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
701 #else
702 #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
703 #endif
704 #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
705 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
706 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
707 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
708 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
709 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
710 					CONFIG_SYS_BMAN_CENA_SIZE)
711 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
712 #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
713 #define CONFIG_SYS_QMAN_NUM_PORTALS	10
714 #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
715 #ifdef CONFIG_PHYS_64BIT
716 #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
717 #else
718 #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
719 #endif
720 #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
721 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
722 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
723 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
724 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
725 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
726 					CONFIG_SYS_QMAN_CENA_SIZE)
727 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
728 #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
729 
730 #define CONFIG_SYS_DPAA_FMAN
731 
732 #define CONFIG_QE
733 #define CONFIG_U_QE
734 /* Default address of microcode for the Linux FMan driver */
735 #if defined(CONFIG_SPIFLASH)
736 /*
737  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
738  * env, so we got 0x110000.
739  */
740 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
741 #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
742 #define CONFIG_SYS_QE_FW_ADDR	0x130000
743 #elif defined(CONFIG_SDCARD)
744 /*
745  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
746  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
747  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
748  */
749 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
750 #define CONFIG_SYS_FMAN_FW_ADDR		(512 * 0x820)
751 #define CONFIG_SYS_QE_FW_ADDR		(512 * 0x920)
752 #elif defined(CONFIG_NAND)
753 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
754 #define CONFIG_SYS_FMAN_FW_ADDR		(11 * CONFIG_SYS_NAND_BLOCK_SIZE)
755 #define CONFIG_SYS_QE_FW_ADDR		(12 * CONFIG_SYS_NAND_BLOCK_SIZE)
756 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
757 /*
758  * Slave has no ucode locally, it can fetch this from remote. When implementing
759  * in two corenet boards, slave's ucode could be stored in master's memory
760  * space, the address can be mapped from slave TLB->slave LAW->
761  * slave SRIO or PCIE outbound window->master inbound window->
762  * master LAW->the ucode address in master's memory space.
763  */
764 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
765 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
766 #else
767 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
768 #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
769 #define CONFIG_SYS_QE_FW_ADDR		0xEFE00000
770 #endif
771 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
772 #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
773 #endif /* CONFIG_NOBQFMAN */
774 
775 #ifdef CONFIG_SYS_DPAA_FMAN
776 #define CONFIG_FMAN_ENET
777 #define CONFIG_PHYLIB_10G
778 #define CONFIG_PHY_VITESSE
779 #define CONFIG_PHY_REALTEK
780 #define CONFIG_PHY_TERANETICS
781 #define RGMII_PHY1_ADDR		0x1
782 #define RGMII_PHY2_ADDR		0x2
783 #define SGMII_CARD_AQ_PHY_ADDR_S3 0x3
784 #define SGMII_CARD_AQ_PHY_ADDR_S4 0x4
785 #define SGMII_CARD_AQ_PHY_ADDR_S5 0x5
786 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
787 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
788 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
789 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
790 #endif
791 
792 #ifdef CONFIG_FMAN_ENET
793 #define CONFIG_MII		/* MII PHY management */
794 #define CONFIG_ETHPRIME		"FM1@DTSEC4"
795 #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
796 #endif
797 
798 /*
799  * Dynamic MTD Partition support with mtdparts
800  */
801 #ifndef CONFIG_SYS_NO_FLASH
802 #define CONFIG_MTD_DEVICE
803 #define CONFIG_MTD_PARTITIONS
804 #define CONFIG_CMD_MTDPARTS
805 #define CONFIG_FLASH_CFI_MTD
806 #define MTDIDS_DEFAULT    "nor0=fe8000000.nor,nand0=fff800000.flash," \
807 			  "spi0=spife110000.0"
808 #define MTDPARTS_DEFAULT  "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
809 			  "128k(dtb),96m(fs),-(user);"\
810 			  "fff800000.flash:2m(uboot),9m(kernel),"\
811 			  "128k(dtb),96m(fs),-(user);spife110000.0:" \
812 			  "2m(uboot),9m(kernel),128k(dtb),-(user)"
813 #endif
814 
815 /*
816  * Environment
817  */
818 #define CONFIG_LOADS_ECHO		/* echo on for serial download */
819 #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
820 
821 /*
822  * Command line configuration.
823  */
824 #define CONFIG_CMD_DATE
825 #define CONFIG_CMD_EEPROM
826 #define CONFIG_CMD_ERRATA
827 #define CONFIG_CMD_IRQ
828 #define CONFIG_CMD_REGINFO
829 
830 #ifdef CONFIG_PCI
831 #define CONFIG_CMD_PCI
832 #endif
833 
834 /*
835  * Miscellaneous configurable options
836  */
837 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
838 #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
839 #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
840 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
841 #ifdef CONFIG_CMD_KGDB
842 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
843 #else
844 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
845 #endif
846 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
847 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
848 #define CONFIG_SYS_BARGSIZE  CONFIG_SYS_CBSIZE  /* Boot Argument Buffer Size */
849 
850 /*
851  * For booting Linux, the board info and command line data
852  * have to be in the first 64 MB of memory, since this is
853  * the maximum mapped by the Linux kernel during initialization.
854  */
855 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
856 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
857 
858 #ifdef CONFIG_CMD_KGDB
859 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
860 #endif
861 
862 /*
863  * Environment Configuration
864  */
865 #define CONFIG_ROOTPATH		"/opt/nfsroot"
866 #define CONFIG_BOOTFILE		"uImage"
867 #define CONFIG_UBOOTPATH	"u-boot.bin" /* U-Boot image on TFTP server */
868 #define CONFIG_LOADADDR		1000000 /* default location for tftp, bootm */
869 #define CONFIG_BAUDRATE		115200
870 #define __USB_PHY_TYPE		utmi
871 
872 #define	CONFIG_EXTRA_ENV_SETTINGS				\
873 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,bank_intlv=cs0_cs1;\0"  \
874 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
875 	"bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
876 	"ramdiskfile=t1024qds/ramdisk.uboot\0"			\
877 	"fdtfile=t1024qds/t1024qds.dtb\0"			\
878 	"netdev=eth0\0"						\
879 	"video-mode=fslfb:1024x768-32@60,monitor=dvi\0"		\
880 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
881 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
882 	"tftpflash=tftpboot $loadaddr $uboot && "		\
883 	"protect off $ubootaddr +$filesize && "			\
884 	"erase $ubootaddr +$filesize && "			\
885 	"cp.b $loadaddr $ubootaddr $filesize && "		\
886 	"protect on $ubootaddr +$filesize && "			\
887 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
888 	"consoledev=ttyS0\0"					\
889 	"ramdiskaddr=2000000\0"					\
890 	"fdtaddr=d00000\0"					\
891 	"bdev=sda3\0"
892 
893 #define CONFIG_LINUX					\
894 	"setenv bootargs root=/dev/ram rw "		\
895 	"console=$consoledev,$baudrate $othbootargs;"	\
896 	"setenv ramdiskaddr 0x02000000;"		\
897 	"setenv fdtaddr 0x00c00000;"			\
898 	"setenv loadaddr 0x1000000;"			\
899 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
900 
901 #define CONFIG_NFSBOOTCOMMAND			\
902 	"setenv bootargs root=/dev/nfs rw "	\
903 	"nfsroot=$serverip:$rootpath "		\
904 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
905 	"console=$consoledev,$baudrate $othbootargs;"	\
906 	"tftp $loadaddr $bootfile;"		\
907 	"tftp $fdtaddr $fdtfile;"		\
908 	"bootm $loadaddr - $fdtaddr"
909 
910 #define CONFIG_BOOTCOMMAND	CONFIG_LINUX
911 
912 /* Hash command with SHA acceleration supported in hardware */
913 #ifdef CONFIG_FSL_CAAM
914 #define CONFIG_CMD_HASH
915 #define CONFIG_SHA_HW_ACCEL
916 #endif
917 
918 #include <asm/fsl_secure_boot.h>
919 
920 #endif	/* __T1024QDS_H */
921