1 /* 2 * Copyright 2014 Freescale Semiconductor, Inc. 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 /* 8 * T1024/T1023 QDS board configuration file 9 */ 10 11 #ifndef __T1024QDS_H 12 #define __T1024QDS_H 13 14 /* High Level Configuration Options */ 15 #define CONFIG_BOOKE 16 #define CONFIG_E500 /* BOOKE e500 family */ 17 #define CONFIG_E500MC /* BOOKE e500mc family */ 18 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 19 #define CONFIG_MP /* support multiple processors */ 20 #define CONFIG_ENABLE_36BIT_PHYS 21 22 #ifdef CONFIG_PHYS_64BIT 23 #define CONFIG_ADDR_MAP 1 24 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 25 #endif 26 27 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 28 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 29 #define CONFIG_FSL_IFC /* Enable IFC Support */ 30 31 #define CONFIG_FSL_LAW /* Use common FSL init code */ 32 #define CONFIG_ENV_OVERWRITE 33 34 #define CONFIG_DEEP_SLEEP 35 #if defined(CONFIG_DEEP_SLEEP) 36 #define CONFIG_BOARD_EARLY_INIT_F 37 #endif 38 39 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 40 41 #ifdef CONFIG_RAMBOOT_PBL 42 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xqds/t1024_pbi.cfg 43 #define CONFIG_SPL_FLUSH_IMAGE 44 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 45 #define CONFIG_FSL_LAW /* Use common FSL init code */ 46 #define CONFIG_SYS_TEXT_BASE 0x00201000 47 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 48 #define CONFIG_SPL_PAD_TO 0x40000 49 #define CONFIG_SPL_MAX_SIZE 0x28000 50 #define RESET_VECTOR_OFFSET 0x27FFC 51 #define BOOT_PAGE_OFFSET 0x27000 52 #ifdef CONFIG_SPL_BUILD 53 #define CONFIG_SPL_SKIP_RELOCATE 54 #define CONFIG_SPL_COMMON_INIT_DDR 55 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 56 #define CONFIG_SYS_NO_FLASH 57 #endif 58 59 #ifdef CONFIG_NAND 60 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 61 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000 62 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 63 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 64 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 65 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_nand_rcw.cfg 66 #define CONFIG_SPL_NAND_BOOT 67 #endif 68 69 #ifdef CONFIG_SPIFLASH 70 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 71 #define CONFIG_SPL_SPI_FLASH_MINIMAL 72 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 73 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000) 74 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000) 75 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 76 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 77 #ifndef CONFIG_SPL_BUILD 78 #define CONFIG_SYS_MPC85XX_NO_RESETVEC 79 #endif 80 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_spi_rcw.cfg 81 #define CONFIG_SPL_SPI_BOOT 82 #endif 83 84 #ifdef CONFIG_SDCARD 85 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 86 #define CONFIG_SPL_MMC_MINIMAL 87 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 88 #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000) 89 #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000) 90 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 91 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 92 #ifndef CONFIG_SPL_BUILD 93 #define CONFIG_SYS_MPC85XX_NO_RESETVEC 94 #endif 95 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_sd_rcw.cfg 96 #define CONFIG_SPL_MMC_BOOT 97 #endif 98 99 #endif /* CONFIG_RAMBOOT_PBL */ 100 101 #ifndef CONFIG_SYS_TEXT_BASE 102 #define CONFIG_SYS_TEXT_BASE 0xeff40000 103 #endif 104 105 #ifndef CONFIG_RESET_VECTOR_ADDRESS 106 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 107 #endif 108 109 #ifndef CONFIG_SYS_NO_FLASH 110 #define CONFIG_FLASH_CFI_DRIVER 111 #define CONFIG_SYS_FLASH_CFI 112 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 113 #endif 114 115 /* PCIe Boot - Master */ 116 #define CONFIG_SRIO_PCIE_BOOT_MASTER 117 /* 118 * for slave u-boot IMAGE instored in master memory space, 119 * PHYS must be aligned based on the SIZE 120 */ 121 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 122 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 123 #ifdef CONFIG_PHYS_64BIT 124 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 125 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 126 #else 127 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000 128 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000 129 #endif 130 /* 131 * for slave UCODE and ENV instored in master memory space, 132 * PHYS must be aligned based on the SIZE 133 */ 134 #ifdef CONFIG_PHYS_64BIT 135 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 136 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 137 #else 138 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000 139 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000 140 #endif 141 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 142 /* slave core release by master*/ 143 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 144 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 145 146 /* PCIe Boot - Slave */ 147 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 148 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 149 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 150 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 151 /* Set 1M boot space for PCIe boot */ 152 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 153 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 154 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 155 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 156 #define CONFIG_SYS_NO_FLASH 157 #endif 158 159 #if defined(CONFIG_SPIFLASH) 160 #define CONFIG_SYS_EXTRA_ENV_RELOC 161 #define CONFIG_ENV_IS_IN_SPI_FLASH 162 #define CONFIG_ENV_SPI_BUS 0 163 #define CONFIG_ENV_SPI_CS 0 164 #define CONFIG_ENV_SPI_MAX_HZ 10000000 165 #define CONFIG_ENV_SPI_MODE 0 166 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 167 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 168 #define CONFIG_ENV_SECT_SIZE 0x10000 169 #elif defined(CONFIG_SDCARD) 170 #define CONFIG_SYS_EXTRA_ENV_RELOC 171 #define CONFIG_ENV_IS_IN_MMC 172 #define CONFIG_SYS_MMC_ENV_DEV 0 173 #define CONFIG_ENV_SIZE 0x2000 174 #define CONFIG_ENV_OFFSET (512 * 0x800) 175 #elif defined(CONFIG_NAND) 176 #define CONFIG_SYS_EXTRA_ENV_RELOC 177 #define CONFIG_ENV_IS_IN_NAND 178 #define CONFIG_ENV_SIZE 0x2000 179 #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 180 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 181 #define CONFIG_ENV_IS_IN_REMOTE 182 #define CONFIG_ENV_ADDR 0xffe20000 183 #define CONFIG_ENV_SIZE 0x2000 184 #elif defined(CONFIG_ENV_IS_NOWHERE) 185 #define CONFIG_ENV_SIZE 0x2000 186 #else 187 #define CONFIG_ENV_IS_IN_FLASH 188 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 189 #define CONFIG_ENV_SIZE 0x2000 190 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 191 #endif 192 193 #ifndef __ASSEMBLY__ 194 unsigned long get_board_sys_clk(void); 195 unsigned long get_board_ddr_clk(void); 196 #endif 197 198 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 199 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 200 201 /* 202 * These can be toggled for performance analysis, otherwise use default. 203 */ 204 #define CONFIG_SYS_CACHE_STASHING 205 #define CONFIG_BACKSIDE_L2_CACHE 206 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 207 #define CONFIG_BTB /* toggle branch predition */ 208 #define CONFIG_DDR_ECC 209 #ifdef CONFIG_DDR_ECC 210 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 211 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 212 #endif 213 214 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 215 #define CONFIG_SYS_MEMTEST_END 0x00400000 216 #define CONFIG_SYS_ALT_MEMTEST 217 #define CONFIG_PANIC_HANG /* do not reset board on panic */ 218 219 /* 220 * Config the L3 Cache as L3 SRAM 221 */ 222 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 223 #define CONFIG_SYS_L3_SIZE (256 << 10) 224 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 225 #ifdef CONFIG_RAMBOOT_PBL 226 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 227 #endif 228 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 229 #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) 230 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 231 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 232 233 #ifdef CONFIG_PHYS_64BIT 234 #define CONFIG_SYS_DCSRBAR 0xf0000000 235 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 236 #endif 237 238 /* EEPROM */ 239 #define CONFIG_ID_EEPROM 240 #define CONFIG_SYS_I2C_EEPROM_NXID 241 #define CONFIG_SYS_EEPROM_BUS_NUM 0 242 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 243 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 244 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 245 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 246 247 /* 248 * DDR Setup 249 */ 250 #define CONFIG_VERY_BIG_RAM 251 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 252 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 253 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 254 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 255 #define CONFIG_DDR_SPD 256 #ifndef CONFIG_SYS_FSL_DDR4 257 #define CONFIG_SYS_FSL_DDR3 258 #endif 259 260 #define CONFIG_SYS_SPD_BUS_NUM 0 261 #define SPD_EEPROM_ADDRESS 0x51 262 263 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 264 265 /* 266 * IFC Definitions 267 */ 268 #define CONFIG_SYS_FLASH_BASE 0xe0000000 269 #ifdef CONFIG_PHYS_64BIT 270 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 271 #else 272 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 273 #endif 274 275 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 276 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 277 + 0x8000000) | \ 278 CSPR_PORT_SIZE_16 | \ 279 CSPR_MSEL_NOR | \ 280 CSPR_V) 281 #define CONFIG_SYS_NOR1_CSPR_EXT (0xf) 282 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 283 CSPR_PORT_SIZE_16 | \ 284 CSPR_MSEL_NOR | \ 285 CSPR_V) 286 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 287 /* NOR Flash Timing Params */ 288 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 289 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 290 FTIM0_NOR_TEADC(0x5) | \ 291 FTIM0_NOR_TEAHC(0x5)) 292 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 293 FTIM1_NOR_TRAD_NOR(0x1A) |\ 294 FTIM1_NOR_TSEQRAD_NOR(0x13)) 295 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 296 FTIM2_NOR_TCH(0x4) | \ 297 FTIM2_NOR_TWPH(0x0E) | \ 298 FTIM2_NOR_TWP(0x1c)) 299 #define CONFIG_SYS_NOR_FTIM3 0x0 300 301 #define CONFIG_SYS_FLASH_QUIET_TEST 302 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 303 304 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 305 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 306 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 307 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 308 309 #define CONFIG_SYS_FLASH_EMPTY_INFO 310 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \ 311 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 312 #define CONFIG_FSL_QIXIS /* use common QIXIS code */ 313 #define QIXIS_BASE 0xffdf0000 314 #ifdef CONFIG_PHYS_64BIT 315 #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE) 316 #else 317 #define QIXIS_BASE_PHYS QIXIS_BASE 318 #endif 319 #define QIXIS_LBMAP_SWITCH 0x06 320 #define QIXIS_LBMAP_MASK 0x0f 321 #define QIXIS_LBMAP_SHIFT 0 322 #define QIXIS_LBMAP_DFLTBANK 0x00 323 #define QIXIS_LBMAP_ALTBANK 0x04 324 #define QIXIS_RST_CTL_RESET 0x31 325 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 326 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 327 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 328 #define QIXIS_RST_FORCE_MEM 0x01 329 330 #define CONFIG_SYS_CSPR3_EXT (0xf) 331 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ 332 | CSPR_PORT_SIZE_8 \ 333 | CSPR_MSEL_GPCM \ 334 | CSPR_V) 335 #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024) 336 #define CONFIG_SYS_CSOR3 0x0 337 /* QIXIS Timing parameters for IFC CS3 */ 338 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 339 FTIM0_GPCM_TEADC(0x0e) | \ 340 FTIM0_GPCM_TEAHC(0x0e)) 341 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 342 FTIM1_GPCM_TRAD(0x3f)) 343 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 344 FTIM2_GPCM_TCH(0x8) | \ 345 FTIM2_GPCM_TWP(0x1f)) 346 #define CONFIG_SYS_CS3_FTIM3 0x0 347 348 #define CONFIG_NAND_FSL_IFC 349 #define CONFIG_SYS_NAND_BASE 0xff800000 350 #ifdef CONFIG_PHYS_64BIT 351 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 352 #else 353 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 354 #endif 355 #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 356 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 357 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 358 | CSPR_MSEL_NAND /* MSEL = NAND */ \ 359 | CSPR_V) 360 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 361 362 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 363 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 364 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 365 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 366 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 367 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ 368 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 369 370 #define CONFIG_SYS_NAND_ONFI_DETECTION 371 372 /* ONFI NAND Flash mode0 Timing Params */ 373 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 374 FTIM0_NAND_TWP(0x18) | \ 375 FTIM0_NAND_TWCHT(0x07) | \ 376 FTIM0_NAND_TWH(0x0a)) 377 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 378 FTIM1_NAND_TWBE(0x39) | \ 379 FTIM1_NAND_TRR(0x0e) | \ 380 FTIM1_NAND_TRP(0x18)) 381 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 382 FTIM2_NAND_TREH(0x0a) | \ 383 FTIM2_NAND_TWHRE(0x1e)) 384 #define CONFIG_SYS_NAND_FTIM3 0x0 385 386 #define CONFIG_SYS_NAND_DDR_LAW 11 387 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 388 #define CONFIG_SYS_MAX_NAND_DEVICE 1 389 #define CONFIG_CMD_NAND 390 391 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 392 393 #if defined(CONFIG_NAND) 394 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 395 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 396 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 397 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 398 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 399 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 400 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 401 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 402 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 403 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 404 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 405 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 406 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 407 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 408 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 409 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 410 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 411 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 412 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 413 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 414 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 415 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 416 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 417 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 418 #else 419 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 420 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 421 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 422 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 423 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 424 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 425 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 426 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 427 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 428 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 429 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 430 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 431 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 432 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 433 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 434 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 435 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 436 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 437 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 438 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 439 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 440 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 441 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 442 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 443 #endif 444 445 #ifdef CONFIG_SPL_BUILD 446 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 447 #else 448 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 449 #endif 450 451 #if defined(CONFIG_RAMBOOT_PBL) 452 #define CONFIG_SYS_RAMBOOT 453 #endif 454 455 #define CONFIG_BOARD_EARLY_INIT_R 456 #define CONFIG_MISC_INIT_R 457 458 #define CONFIG_HWCONFIG 459 460 /* define to use L1 as initial stack */ 461 #define CONFIG_L1_INIT_RAM 462 #define CONFIG_SYS_INIT_RAM_LOCK 463 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 464 #ifdef CONFIG_PHYS_64BIT 465 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 466 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 467 /* The assembler doesn't like typecast */ 468 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 469 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 470 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 471 #else 472 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */ 473 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 474 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 475 #endif 476 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 477 478 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 479 GENERATED_GBL_DATA_SIZE) 480 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 481 482 #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 483 #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) 484 485 /* Serial Port */ 486 #define CONFIG_CONS_INDEX 1 487 #define CONFIG_SYS_NS16550_SERIAL 488 #define CONFIG_SYS_NS16550_REG_SIZE 1 489 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 490 491 #define CONFIG_SYS_BAUDRATE_TABLE \ 492 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 493 494 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 495 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 496 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 497 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 498 499 /* Video */ 500 #ifdef CONFIG_PPC_T1024 /* no DIU on T1023 */ 501 #define CONFIG_FSL_DIU_FB 502 #ifdef CONFIG_FSL_DIU_FB 503 #define CONFIG_FSL_DIU_CH7301 504 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000) 505 #define CONFIG_CMD_BMP 506 #define CONFIG_VIDEO_LOGO 507 #define CONFIG_VIDEO_BMP_LOGO 508 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 509 /* 510 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so 511 * disable empty flash sector detection, which is I/O-intensive. 512 */ 513 #undef CONFIG_SYS_FLASH_EMPTY_INFO 514 #endif 515 #endif 516 517 /* I2C */ 518 #define CONFIG_SYS_I2C 519 #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 520 #define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */ 521 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 522 #define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */ 523 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 524 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 525 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 526 527 #define I2C_MUX_PCA_ADDR 0x77 528 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/ 529 #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */ 530 #define I2C_RETIMER_ADDR 0x18 531 532 /* I2C bus multiplexer */ 533 #define I2C_MUX_CH_DEFAULT 0x8 534 #define I2C_MUX_CH_DIU 0xC 535 #define I2C_MUX_CH5 0xD 536 #define I2C_MUX_CH7 0xF 537 538 /* LDI/DVI Encoder for display */ 539 #define CONFIG_SYS_I2C_LDI_ADDR 0x38 540 #define CONFIG_SYS_I2C_DVI_ADDR 0x75 541 542 /* 543 * RTC configuration 544 */ 545 #define RTC 546 #define CONFIG_RTC_DS3231 1 547 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 548 549 /* 550 * eSPI - Enhanced SPI 551 */ 552 #ifndef CONFIG_SPL_BUILD 553 #endif 554 #define CONFIG_SPI_FLASH_BAR 555 #define CONFIG_SF_DEFAULT_SPEED 10000000 556 #define CONFIG_SF_DEFAULT_MODE 0 557 558 /* 559 * General PCIe 560 * Memory space is mapped 1-1, but I/O space must start from 0. 561 */ 562 #define CONFIG_PCIE1 /* PCIE controller 1 */ 563 #define CONFIG_PCIE2 /* PCIE controller 2 */ 564 #define CONFIG_PCIE3 /* PCIE controller 3 */ 565 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 566 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 567 #define CONFIG_PCI_INDIRECT_BRIDGE 568 569 #ifdef CONFIG_PCI 570 /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 571 #ifdef CONFIG_PCIE1 572 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 573 #ifdef CONFIG_PHYS_64BIT 574 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 575 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 576 #else 577 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 578 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 579 #endif 580 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 581 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 582 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 583 #ifdef CONFIG_PHYS_64BIT 584 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 585 #else 586 #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 587 #endif 588 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 589 #endif 590 591 /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 592 #ifdef CONFIG_PCIE2 593 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 594 #ifdef CONFIG_PHYS_64BIT 595 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 596 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull 597 #else 598 #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000 599 #define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000 600 #endif 601 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 602 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 603 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 604 #ifdef CONFIG_PHYS_64BIT 605 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 606 #else 607 #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 608 #endif 609 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 610 #endif 611 612 /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 613 #ifdef CONFIG_PCIE3 614 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 615 #ifdef CONFIG_PHYS_64BIT 616 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 617 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 618 #else 619 #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000 620 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000 621 #endif 622 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 623 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 624 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 625 #ifdef CONFIG_PHYS_64BIT 626 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 627 #else 628 #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 629 #endif 630 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 631 #endif 632 633 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 634 #define CONFIG_DOS_PARTITION 635 #endif /* CONFIG_PCI */ 636 637 /* 638 *SATA 639 */ 640 #define CONFIG_FSL_SATA_V2 641 #ifdef CONFIG_FSL_SATA_V2 642 #define CONFIG_LIBATA 643 #define CONFIG_FSL_SATA 644 #define CONFIG_SYS_SATA_MAX_DEVICE 1 645 #define CONFIG_SATA1 646 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 647 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 648 #define CONFIG_LBA48 649 #define CONFIG_CMD_SATA 650 #define CONFIG_DOS_PARTITION 651 #endif 652 653 /* 654 * USB 655 */ 656 #define CONFIG_HAS_FSL_DR_USB 657 658 #ifdef CONFIG_HAS_FSL_DR_USB 659 #define CONFIG_USB_EHCI 660 #define CONFIG_USB_EHCI_FSL 661 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 662 #endif 663 664 /* 665 * SDHC 666 */ 667 #define CONFIG_MMC 668 #ifdef CONFIG_MMC 669 #define CONFIG_FSL_ESDHC 670 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 671 #define CONFIG_GENERIC_MMC 672 #define CONFIG_DOS_PARTITION 673 #endif 674 675 /* Qman/Bman */ 676 #ifndef CONFIG_NOBQFMAN 677 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 678 #define CONFIG_SYS_BMAN_NUM_PORTALS 10 679 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 680 #ifdef CONFIG_PHYS_64BIT 681 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 682 #else 683 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 684 #endif 685 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 686 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 687 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 688 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 689 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 690 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 691 CONFIG_SYS_BMAN_CENA_SIZE) 692 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 693 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 694 #define CONFIG_SYS_QMAN_NUM_PORTALS 10 695 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 696 #ifdef CONFIG_PHYS_64BIT 697 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 698 #else 699 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 700 #endif 701 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 702 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 703 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 704 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 705 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 706 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 707 CONFIG_SYS_QMAN_CENA_SIZE) 708 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 709 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 710 711 #define CONFIG_SYS_DPAA_FMAN 712 713 #define CONFIG_QE 714 #define CONFIG_U_QE 715 /* Default address of microcode for the Linux FMan driver */ 716 #if defined(CONFIG_SPIFLASH) 717 /* 718 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 719 * env, so we got 0x110000. 720 */ 721 #define CONFIG_SYS_QE_FW_IN_SPIFLASH 722 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 723 #define CONFIG_SYS_QE_FW_ADDR 0x130000 724 #elif defined(CONFIG_SDCARD) 725 /* 726 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 727 * about 1MB (2048 blocks), Env is stored after the image, and the env size is 728 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820). 729 */ 730 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 731 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 732 #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920) 733 #elif defined(CONFIG_NAND) 734 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 735 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) 736 #define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE) 737 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 738 /* 739 * Slave has no ucode locally, it can fetch this from remote. When implementing 740 * in two corenet boards, slave's ucode could be stored in master's memory 741 * space, the address can be mapped from slave TLB->slave LAW-> 742 * slave SRIO or PCIE outbound window->master inbound window-> 743 * master LAW->the ucode address in master's memory space. 744 */ 745 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 746 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 747 #else 748 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 749 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 750 #define CONFIG_SYS_QE_FW_ADDR 0xEFE00000 751 #endif 752 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 753 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 754 #endif /* CONFIG_NOBQFMAN */ 755 756 #ifdef CONFIG_SYS_DPAA_FMAN 757 #define CONFIG_FMAN_ENET 758 #define CONFIG_PHYLIB_10G 759 #define CONFIG_PHY_VITESSE 760 #define CONFIG_PHY_REALTEK 761 #define CONFIG_PHY_TERANETICS 762 #define RGMII_PHY1_ADDR 0x1 763 #define RGMII_PHY2_ADDR 0x2 764 #define SGMII_CARD_AQ_PHY_ADDR_S3 0x3 765 #define SGMII_CARD_AQ_PHY_ADDR_S4 0x4 766 #define SGMII_CARD_AQ_PHY_ADDR_S5 0x5 767 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C 768 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D 769 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E 770 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F 771 #endif 772 773 #ifdef CONFIG_FMAN_ENET 774 #define CONFIG_MII /* MII PHY management */ 775 #define CONFIG_ETHPRIME "FM1@DTSEC4" 776 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 777 #endif 778 779 /* 780 * Dynamic MTD Partition support with mtdparts 781 */ 782 #ifndef CONFIG_SYS_NO_FLASH 783 #define CONFIG_MTD_DEVICE 784 #define CONFIG_MTD_PARTITIONS 785 #define CONFIG_CMD_MTDPARTS 786 #define CONFIG_FLASH_CFI_MTD 787 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 788 "spi0=spife110000.0" 789 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 790 "128k(dtb),96m(fs),-(user);"\ 791 "fff800000.flash:2m(uboot),9m(kernel),"\ 792 "128k(dtb),96m(fs),-(user);spife110000.0:" \ 793 "2m(uboot),9m(kernel),128k(dtb),-(user)" 794 #endif 795 796 /* 797 * Environment 798 */ 799 #define CONFIG_LOADS_ECHO /* echo on for serial download */ 800 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 801 802 /* 803 * Command line configuration. 804 */ 805 #define CONFIG_CMD_DATE 806 #define CONFIG_CMD_EEPROM 807 #define CONFIG_CMD_ERRATA 808 #define CONFIG_CMD_IRQ 809 #define CONFIG_CMD_REGINFO 810 811 #ifdef CONFIG_PCI 812 #define CONFIG_CMD_PCI 813 #endif 814 815 /* 816 * Miscellaneous configurable options 817 */ 818 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 819 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 820 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 821 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 822 #ifdef CONFIG_CMD_KGDB 823 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 824 #else 825 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 826 #endif 827 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 828 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 829 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 830 831 /* 832 * For booting Linux, the board info and command line data 833 * have to be in the first 64 MB of memory, since this is 834 * the maximum mapped by the Linux kernel during initialization. 835 */ 836 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 837 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 838 839 #ifdef CONFIG_CMD_KGDB 840 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 841 #endif 842 843 /* 844 * Environment Configuration 845 */ 846 #define CONFIG_ROOTPATH "/opt/nfsroot" 847 #define CONFIG_BOOTFILE "uImage" 848 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */ 849 #define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */ 850 #define CONFIG_BAUDRATE 115200 851 #define __USB_PHY_TYPE utmi 852 853 #define CONFIG_EXTRA_ENV_SETTINGS \ 854 "hwconfig=fsl_ddr:ctlr_intlv=cacheline,bank_intlv=cs0_cs1;\0" \ 855 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \ 856 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \ 857 "ramdiskfile=t1024qds/ramdisk.uboot\0" \ 858 "fdtfile=t1024qds/t1024qds.dtb\0" \ 859 "netdev=eth0\0" \ 860 "video-mode=fslfb:1024x768-32@60,monitor=dvi\0" \ 861 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 862 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 863 "tftpflash=tftpboot $loadaddr $uboot && " \ 864 "protect off $ubootaddr +$filesize && " \ 865 "erase $ubootaddr +$filesize && " \ 866 "cp.b $loadaddr $ubootaddr $filesize && " \ 867 "protect on $ubootaddr +$filesize && " \ 868 "cmp.b $loadaddr $ubootaddr $filesize\0" \ 869 "consoledev=ttyS0\0" \ 870 "ramdiskaddr=2000000\0" \ 871 "fdtaddr=d00000\0" \ 872 "bdev=sda3\0" 873 874 #define CONFIG_LINUX \ 875 "setenv bootargs root=/dev/ram rw " \ 876 "console=$consoledev,$baudrate $othbootargs;" \ 877 "setenv ramdiskaddr 0x02000000;" \ 878 "setenv fdtaddr 0x00c00000;" \ 879 "setenv loadaddr 0x1000000;" \ 880 "bootm $loadaddr $ramdiskaddr $fdtaddr" 881 882 #define CONFIG_NFSBOOTCOMMAND \ 883 "setenv bootargs root=/dev/nfs rw " \ 884 "nfsroot=$serverip:$rootpath " \ 885 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 886 "console=$consoledev,$baudrate $othbootargs;" \ 887 "tftp $loadaddr $bootfile;" \ 888 "tftp $fdtaddr $fdtfile;" \ 889 "bootm $loadaddr - $fdtaddr" 890 891 #define CONFIG_BOOTCOMMAND CONFIG_LINUX 892 893 /* Hash command with SHA acceleration supported in hardware */ 894 #ifdef CONFIG_FSL_CAAM 895 #define CONFIG_CMD_HASH 896 #define CONFIG_SHA_HW_ACCEL 897 #endif 898 899 #include <asm/fsl_secure_boot.h> 900 901 #endif /* __T1024QDS_H */ 902