xref: /openbmc/u-boot/include/configs/P1023RDB.h (revision 92a1babf)
1 /*
2  * Copyright 2013 Freescale Semiconductor, Inc.
3  *
4  * Authors:  Roy Zang <tie-fei.zang@freescale.com>
5  *	     Chunhe Lan <Chunhe.Lan@freescale.com>
6  *
7  * SPDX-License-Identifier:	GPL-2.0+
8  */
9 
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12 
13 #ifndef CONFIG_SYS_TEXT_BASE
14 #define CONFIG_SYS_TEXT_BASE	0xeff40000
15 #endif
16 
17 #ifndef CONFIG_SYS_MONITOR_BASE
18 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
19 #endif
20 
21 #ifndef CONFIG_RESET_VECTOR_ADDRESS
22 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
23 #endif
24 
25 /* High Level Configuration Options */
26 #define CONFIG_MP		/* support multiple processors */
27 
28 #define CONFIG_FSL_ELBC		/* Has Enhanced localbus controller */
29 #define CONFIG_PCI_INDIRECT_BRIDGE     /* indirect PCI bridge support */
30 #define CONFIG_PCIE1		/* PCIE controller 1 (slot 1) */
31 #define CONFIG_PCIE2		/* PCIE controller 2 (slot 2) */
32 #define CONFIG_PCIE3		/* PCIE controller 3 (slot 3) */
33 #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
34 #define CONFIG_FSL_PCIE_RESET	/* need PCIe reset errata */
35 #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
36 
37 #ifndef __ASSEMBLY__
38 extern unsigned long get_clock_freq(void);
39 #endif
40 
41 #define CONFIG_SYS_CLK_FREQ	66666666
42 #define CONFIG_DDR_CLK_FREQ	CONFIG_SYS_CLK_FREQ
43 
44 /*
45  * These can be toggled for performance analysis, otherwise use default.
46  */
47 #define CONFIG_L2_CACHE			/* toggle L2 cache */
48 #define CONFIG_BTB			/* toggle branch predition */
49 #define CONFIG_HWCONFIG
50 
51 #define CONFIG_ENABLE_36BIT_PHYS
52 
53 #define CONFIG_SYS_MEMTEST_START	0x01000000	/* memtest works on */
54 #define CONFIG_SYS_MEMTEST_END		0x02000000
55 
56 #define CONFIG_PANIC_HANG	/* do not reset board on panic */
57 
58 /* Implement conversion of addresses in the LBC */
59 #define CONFIG_SYS_LBC_LBCR		0x00000000
60 #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
61 
62 /* DDR Setup */
63 #define CONFIG_VERY_BIG_RAM
64 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
65 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
66 
67 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
68 #define CONFIG_CHIP_SELECTS_PER_CTRL	1
69 
70 #define CONFIG_DDR_SPD
71 #define CONFIG_FSL_DDR_INTERACTIVE
72 #define CONFIG_SYS_SDRAM_SIZE		512u	/* DDR is 512M */
73 #define CONFIG_SYS_SPD_BUS_NUM          0
74 #define SPD_EEPROM_ADDRESS              0x50
75 #define CONFIG_SYS_DDR_RAW_TIMING
76 
77 /*
78  * Memory map
79  *
80  * 0x0000_0000	0x1fff_ffff	DDR			512M cacheable
81  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
82  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
83  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
84  * 0xff00_0000	0xff3f_ffff	DPAA_QBMAN		4M cacheable
85  * 0xff60_0000	0xff7f_ffff	CCSR			2M non-cacheable
86  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K cacheable TLB0
87  *
88  * Localbus non-cacheable
89  *
90  * 0xec00_0000	0xefff_ffff	NOR flash		64M non-cacheable
91  * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
92  */
93 
94 /*
95  * Local Bus Definitions
96  */
97 #define CONFIG_SYS_FLASH_BASE		0xec000000 /* start of FLASH 64M */
98 #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
99 
100 #define CONFIG_FLASH_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
101 				| BR_PS_16 | BR_V)
102 #define CONFIG_FLASH_OR_PRELIM	0xfc000ff7
103 
104 #define CONFIG_FLASH_CFI_DRIVER
105 #define CONFIG_SYS_FLASH_CFI
106 #define CONFIG_SYS_FLASH_EMPTY_INFO
107 #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
108 #define CONFIG_SYS_MAX_FLASH_SECT	512	/* sectors per device */
109 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
110 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
111 
112 #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
113 
114 #define CONFIG_SYS_INIT_RAM_LOCK
115 #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
116 #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000/* Size of used area in RAM */
117 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
118 					GENERATED_GBL_DATA_SIZE)
119 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
120 
121 #define CONFIG_SYS_MONITOR_LEN	(768 * 1024)	  /* Reserve 512 kB for Mon */
122 #define CONFIG_SYS_MALLOC_LEN	(6 * 1024 * 1024) /* Reserved for malloc */
123 
124 #define CONFIG_SYS_NAND_BASE		0xffa00000
125 #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
126 
127 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
128 #define CONFIG_SYS_MAX_NAND_DEVICE	1
129 #define CONFIG_CMD_NAND
130 #define CONFIG_NAND_FSL_ELBC
131 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
132 
133 /* NAND flash config */
134 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
135 				| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
136 				| BR_PS_8		/* Port Size = 8bit */ \
137 				| BR_MS_FCM		/* MSEL = FCM */ \
138 				| BR_V)			/* valid */
139 #define CONFIG_SYS_NAND_OR_PRELIM  (OR_AM_256KB		/* length 256K */ \
140 				| OR_FCM_PGS \
141 				| OR_FCM_CSCT \
142 				| OR_FCM_CST \
143 				| OR_FCM_CHT \
144 				| OR_FCM_SCY_1 \
145 				| OR_FCM_TRLX \
146 				| OR_FCM_EHTR)
147 
148 #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
149 #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
150 #define CONFIG_SYS_BR1_PRELIM	CONFIG_SYS_NAND_BR_PRELIM
151 #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
152 
153 /* Serial Port */
154 #define CONFIG_CONS_INDEX		1
155 #undef	CONFIG_SERIAL_SOFTWARE_FIFO
156 #define CONFIG_SYS_NS16550_SERIAL
157 #define CONFIG_SYS_NS16550_REG_SIZE	1
158 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
159 
160 #define CONFIG_SYS_BAUDRATE_TABLE	\
161 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
162 
163 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR + 0x4500)
164 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR + 0x4600)
165 
166 /* I2C */
167 #define CONFIG_SYS_I2C
168 #define CONFIG_SYS_I2C_FSL
169 #define CONFIG_SYS_FSL_I2C_SPEED	400000
170 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
171 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
172 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
173 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
174 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
175 
176 /*
177  * I2C2 EEPROM
178  */
179 #define CONFIG_ID_EEPROM
180 #ifdef CONFIG_ID_EEPROM
181 #define CONFIG_SYS_I2C_EEPROM_NXID
182 #endif
183 #define CONFIG_SYS_I2C_EEPROM_ADDR		0x50
184 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
185 #define CONFIG_SYS_EEPROM_BUS_NUM		0
186 
187 /*
188  * General PCI
189  * Memory space is mapped 1-1, but I/O space must start from 0.
190  */
191 
192 /* controller 3, Slot 1, tgtid 3, Base address b000 */
193 #define CONFIG_SYS_PCIE3_NAME		"Slot 3"
194 #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
195 #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
196 #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
197 #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
198 #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
199 #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
200 #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
201 #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
202 
203 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
204 #define CONFIG_SYS_PCIE2_NAME		"Slot 2"
205 #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
206 #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
207 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
208 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
209 #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
210 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
211 #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
212 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
213 
214 /* controller 1, Slot 2, tgtid 1, Base address a000 */
215 #define CONFIG_SYS_PCIE1_NAME		"Slot 1"
216 #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
217 #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
218 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
219 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
220 #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
221 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
222 #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
223 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
224 
225 #if defined(CONFIG_PCI)
226 #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
227 #endif	/* CONFIG_PCI */
228 
229 /*
230  * Environment
231  */
232 #define CONFIG_ENV_OVERWRITE
233 
234 #define CONFIG_ENV_IS_IN_FLASH
235 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
236 #define CONFIG_ENV_SIZE		0x2000
237 #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
238 
239 #define CONFIG_LOADS_ECHO		/* echo on for serial download */
240 #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
241 
242 /*
243  * Command line configuration.
244  */
245 #define CONFIG_CMD_IRQ
246 #define CONFIG_CMD_REGINFO
247 
248 #if defined(CONFIG_PCI)
249 #define CONFIG_CMD_PCI
250 #endif
251 
252 /*
253  * USB
254  */
255 #define CONFIG_HAS_FSL_DR_USB
256 #ifdef CONFIG_HAS_FSL_DR_USB
257 #define CONFIG_USB_EHCI
258 
259 #ifdef CONFIG_USB_EHCI
260 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
261 #define CONFIG_USB_EHCI_FSL
262 #endif
263 #endif
264 
265 /*
266  * Miscellaneous configurable options
267  */
268 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
269 #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
270 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
271 #if defined(CONFIG_CMD_KGDB)
272 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
273 #else
274 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
275 #endif
276 /* Print Buffer Size */
277 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT)+16)
278 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
279 /* Boot Argument Buffer Size */
280 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
281 
282 /*
283  * For booting Linux, the board info and command line data
284  * have to be in the first 64 MB of memory, since this is
285  * the maximum mapped by the Linux kernel during initialization.
286  */
287 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)   /* Initial Memory map for Linux*/
288 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)   /* Increase max gunzip size */
289 
290 /*
291  * Environment Configuration
292  */
293 #define CONFIG_BOOTFILE		"uImage"
294 #define CONFIG_UBOOTPATH	(u-boot.bin) /* U-Boot image on TFTP server */
295 
296 /* default location for tftp and bootm */
297 #define CONFIG_LOADADDR		1000000
298 
299 
300 #define CONFIG_BAUDRATE	115200
301 
302 /* Qman/Bman */
303 #define CONFIG_SYS_DPAA_QBMAN		/* support Q/Bman */
304 #define CONFIG_SYS_QMAN_MEM_BASE	0xff000000
305 #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
306 #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
307 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
308 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
309 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
310 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
311 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
312 					CONFIG_SYS_QMAN_CENA_SIZE)
313 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
314 #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
315 #define CONFIG_SYS_BMAN_MEM_BASE	0xff200000
316 #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
317 #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
318 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
319 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
320 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
321 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
322 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
323 					CONFIG_SYS_BMAN_CENA_SIZE)
324 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
325 #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
326 
327 /* For FM */
328 #define CONFIG_SYS_DPAA_FMAN
329 #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
330 
331 #ifdef CONFIG_SYS_DPAA_FMAN
332 #define CONFIG_FMAN_ENET
333 #define CONFIG_PHY_ATHEROS
334 #endif
335 
336 /* Default address of microcode for the Linux Fman driver */
337 /* QE microcode/firmware address */
338 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
339 #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
340 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
341 #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
342 
343 #ifdef CONFIG_FMAN_ENET
344 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x1
345 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x2
346 
347 #define CONFIG_SYS_TBIPA_VALUE	8
348 #define CONFIG_MII		/* MII PHY management */
349 #define CONFIG_ETHPRIME		"FM1@DTSEC1"
350 #endif
351 
352 #define CONFIG_EXTRA_ENV_SETTINGS	\
353 	"netdev=eth0\0"						\
354 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
355 	"loadaddr=1000000\0"					\
356 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
357 	"tftpflash=tftpboot $loadaddr $uboot; "			\
358 		"protect off $ubootaddr +$filesize; "		\
359 		"erase $ubootaddr +$filesize; "			\
360 		"cp.b $loadaddr $ubootaddr $filesize; "		\
361 		"protect on $ubootaddr +$filesize; "		\
362 		"cmp.b $loadaddr $ubootaddr $filesize\0"	\
363 	"consoledev=ttyS0\0"					\
364 	"ramdiskaddr=2000000\0"					\
365 	"ramdiskfile=rootfs.ext2.gz.uboot\0"			\
366 	"fdtaddr=1e00000\0"					\
367 	"fdtfile=p1023rdb.dtb\0"				\
368 	"othbootargs=ramdisk_size=600000\0"			\
369 	"bdev=sda1\0"						\
370 	"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
371 
372 #define CONFIG_HDBOOT					\
373 	"setenv bootargs root=/dev/$bdev rw "		\
374 	"console=$consoledev,$baudrate $othbootargs;"	\
375 	"tftp $loadaddr $bootfile;"			\
376 	"tftp $fdtaddr $fdtfile;"			\
377 	"bootm $loadaddr - $fdtaddr"
378 
379 #define CONFIG_NFSBOOTCOMMAND						\
380 	"setenv bootargs root=/dev/nfs rw "				\
381 	"nfsroot=$serverip:$rootpath "					\
382 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
383 	"console=$consoledev,$baudrate $othbootargs;"			\
384 	"tftp $loadaddr $bootfile;"					\
385 	"tftp $fdtaddr $fdtfile;"					\
386 	"bootm $loadaddr - $fdtaddr"
387 
388 #define CONFIG_RAMBOOTCOMMAND						\
389 	"setenv bootargs root=/dev/ram rw "				\
390 	"console=$consoledev,$baudrate $othbootargs;"			\
391 	"tftp $ramdiskaddr $ramdiskfile;"				\
392 	"tftp $loadaddr $bootfile;"					\
393 	"tftp $fdtaddr $fdtfile;"					\
394 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
395 
396 #define CONFIG_BOOTCOMMAND		CONFIG_RAMBOOTCOMMAND
397 
398 #endif	/* __CONFIG_H */
399