1 /* 2 * Copyright 2010-2011 Freescale Semiconductor, Inc. 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 /* 8 * P010 RDB board configuration file 9 */ 10 11 #ifndef __CONFIG_H 12 #define __CONFIG_H 13 14 #ifdef CONFIG_36BIT 15 #define CONFIG_PHYS_64BIT 16 #endif 17 #define CONFIG_SYS_GENERIC_BOARD 18 #define CONFIG_DISPLAY_BOARDINFO 19 20 #define CONFIG_P1010 21 #define CONFIG_E500 /* BOOKE e500 family */ 22 #include <asm/config_mpc85xx.h> 23 #define CONFIG_NAND_FSL_IFC 24 25 #ifdef CONFIG_SDCARD 26 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 27 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 28 #define CONFIG_SPL_ENV_SUPPORT 29 #define CONFIG_SPL_SERIAL_SUPPORT 30 #define CONFIG_SPL_MMC_SUPPORT 31 #define CONFIG_SPL_MMC_MINIMAL 32 #define CONFIG_SPL_FLUSH_IMAGE 33 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 34 #define CONFIG_SPL_LIBGENERIC_SUPPORT 35 #define CONFIG_SPL_LIBCOMMON_SUPPORT 36 #define CONFIG_SPL_I2C_SUPPORT 37 #define CONFIG_FSL_LAW /* Use common FSL init code */ 38 #define CONFIG_SYS_TEXT_BASE 0x11001000 39 #define CONFIG_SPL_TEXT_BASE 0xD0001000 40 #define CONFIG_SPL_PAD_TO 0x18000 41 #define CONFIG_SPL_MAX_SIZE (96 * 1024) 42 #define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10) 43 #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000) 44 #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000) 45 #define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10) 46 #define CONFIG_SYS_MPC85XX_NO_RESETVEC 47 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 48 #define CONFIG_SPL_MMC_BOOT 49 #ifdef CONFIG_SPL_BUILD 50 #define CONFIG_SPL_COMMON_INIT_DDR 51 #endif 52 #endif 53 54 #ifdef CONFIG_SPIFLASH 55 #ifdef CONFIG_SECURE_BOOT 56 #define CONFIG_RAMBOOT_SPIFLASH 57 #define CONFIG_SYS_TEXT_BASE 0x11000000 58 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 59 #else 60 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 61 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 62 #define CONFIG_SPL_ENV_SUPPORT 63 #define CONFIG_SPL_SERIAL_SUPPORT 64 #define CONFIG_SPL_SPI_SUPPORT 65 #define CONFIG_SPL_SPI_FLASH_SUPPORT 66 #define CONFIG_SPL_SPI_FLASH_MINIMAL 67 #define CONFIG_SPL_FLUSH_IMAGE 68 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 69 #define CONFIG_SPL_LIBGENERIC_SUPPORT 70 #define CONFIG_SPL_LIBCOMMON_SUPPORT 71 #define CONFIG_SPL_I2C_SUPPORT 72 #define CONFIG_FSL_LAW /* Use common FSL init code */ 73 #define CONFIG_SYS_TEXT_BASE 0x11001000 74 #define CONFIG_SPL_TEXT_BASE 0xD0001000 75 #define CONFIG_SPL_PAD_TO 0x18000 76 #define CONFIG_SPL_MAX_SIZE (96 * 1024) 77 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10) 78 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000) 79 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000) 80 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10) 81 #define CONFIG_SYS_MPC85XX_NO_RESETVEC 82 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 83 #define CONFIG_SPL_SPI_BOOT 84 #ifdef CONFIG_SPL_BUILD 85 #define CONFIG_SPL_COMMON_INIT_DDR 86 #endif 87 #endif 88 #endif 89 90 #ifdef CONFIG_NAND 91 #ifdef CONFIG_SECURE_BOOT 92 #define CONFIG_SPL_INIT_MINIMAL 93 #define CONFIG_SPL_SERIAL_SUPPORT 94 #define CONFIG_SPL_NAND_SUPPORT 95 #define CONFIG_SPL_NAND_BOOT 96 #define CONFIG_SPL_FLUSH_IMAGE 97 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 98 99 #define CONFIG_SYS_TEXT_BASE 0x00201000 100 #define CONFIG_SPL_TEXT_BASE 0xFFFFE000 101 #define CONFIG_SPL_MAX_SIZE 8192 102 #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000 103 #define CONFIG_SPL_RELOC_STACK 0x00100000 104 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) 105 #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE) 106 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 107 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0 108 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 109 #else 110 #ifdef CONFIG_TPL_BUILD 111 #define CONFIG_SPL_NAND_BOOT 112 #define CONFIG_SPL_FLUSH_IMAGE 113 #define CONFIG_SPL_ENV_SUPPORT 114 #define CONFIG_SPL_NAND_INIT 115 #define CONFIG_SPL_SERIAL_SUPPORT 116 #define CONFIG_SPL_LIBGENERIC_SUPPORT 117 #define CONFIG_SPL_LIBCOMMON_SUPPORT 118 #define CONFIG_SPL_I2C_SUPPORT 119 #define CONFIG_SPL_NAND_SUPPORT 120 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 121 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 122 #define CONFIG_SPL_COMMON_INIT_DDR 123 #define CONFIG_SPL_MAX_SIZE (128 << 10) 124 #define CONFIG_SPL_TEXT_BASE 0xD0001000 125 #define CONFIG_SYS_MPC85XX_NO_RESETVEC 126 #define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10) 127 #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000) 128 #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000) 129 #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10) 130 #elif defined(CONFIG_SPL_BUILD) 131 #define CONFIG_SPL_INIT_MINIMAL 132 #define CONFIG_SPL_SERIAL_SUPPORT 133 #define CONFIG_SPL_NAND_SUPPORT 134 #define CONFIG_SPL_NAND_MINIMAL 135 #define CONFIG_SPL_FLUSH_IMAGE 136 #define CONFIG_SPL_TEXT_BASE 0xff800000 137 #define CONFIG_SPL_MAX_SIZE 8192 138 #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10) 139 #define CONFIG_SYS_NAND_U_BOOT_DST 0xD0000000 140 #define CONFIG_SYS_NAND_U_BOOT_START 0xD0000000 141 #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) 142 #endif 143 #define CONFIG_SPL_PAD_TO 0x20000 144 #define CONFIG_TPL_PAD_TO 0x20000 145 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 146 #define CONFIG_SYS_TEXT_BASE 0x11001000 147 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 148 #endif 149 #endif 150 151 #ifdef CONFIG_NAND_SECBOOT /* NAND Boot */ 152 #define CONFIG_RAMBOOT_NAND 153 #define CONFIG_SYS_TEXT_BASE 0x11000000 154 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 155 #endif 156 157 #ifndef CONFIG_SYS_TEXT_BASE 158 #define CONFIG_SYS_TEXT_BASE 0xeff40000 159 #endif 160 161 #ifndef CONFIG_RESET_VECTOR_ADDRESS 162 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 163 #endif 164 165 #ifdef CONFIG_SPL_BUILD 166 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 167 #else 168 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 169 #endif 170 171 /* High Level Configuration Options */ 172 #define CONFIG_BOOKE /* BOOKE */ 173 #define CONFIG_E500 /* BOOKE e500 family */ 174 #define CONFIG_FSL_IFC /* Enable IFC Support */ 175 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 176 #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ 177 178 #define CONFIG_PCI /* Enable PCI/PCIE */ 179 #if defined(CONFIG_PCI) 180 #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ 181 #define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */ 182 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 183 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ 184 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 185 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 186 187 #define CONFIG_CMD_PCI 188 189 190 /* 191 * PCI Windows 192 * Memory space is mapped 1-1, but I/O space must start from 0. 193 */ 194 /* controller 1, Slot 1, tgtid 1, Base address a000 */ 195 #define CONFIG_SYS_PCIE1_NAME "mini PCIe Slot" 196 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 197 #ifdef CONFIG_PHYS_64BIT 198 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 199 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 200 #else 201 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 202 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 203 #endif 204 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 205 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 206 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 207 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 208 #ifdef CONFIG_PHYS_64BIT 209 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull 210 #else 211 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000 212 #endif 213 214 /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 215 #if defined(CONFIG_P1010RDB_PA) 216 #define CONFIG_SYS_PCIE2_NAME "PCIe Slot" 217 #elif defined(CONFIG_P1010RDB_PB) 218 #define CONFIG_SYS_PCIE2_NAME "mini PCIe Slot" 219 #endif 220 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 221 #ifdef CONFIG_PHYS_64BIT 222 #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000 223 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 224 #else 225 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 226 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 227 #endif 228 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 229 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 230 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 231 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 232 #ifdef CONFIG_PHYS_64BIT 233 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull 234 #else 235 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 236 #endif 237 238 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 239 240 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 241 #define CONFIG_DOS_PARTITION 242 #endif 243 244 #define CONFIG_FSL_LAW /* Use common FSL init code */ 245 #define CONFIG_TSEC_ENET 246 #define CONFIG_ENV_OVERWRITE 247 248 #define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1010 RDB */ 249 #define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for P1010 RDB */ 250 251 #define CONFIG_MISC_INIT_R 252 #define CONFIG_HWCONFIG 253 /* 254 * These can be toggled for performance analysis, otherwise use default. 255 */ 256 #define CONFIG_L2_CACHE /* toggle L2 cache */ 257 #define CONFIG_BTB /* toggle branch predition */ 258 259 #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 260 261 #define CONFIG_ENABLE_36BIT_PHYS 262 263 #ifdef CONFIG_PHYS_64BIT 264 #define CONFIG_ADDR_MAP 1 265 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 266 #endif 267 268 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 269 #define CONFIG_SYS_MEMTEST_END 0x1fffffff 270 #define CONFIG_PANIC_HANG /* do not reset board on panic */ 271 272 /* DDR Setup */ 273 #define CONFIG_SYS_FSL_DDR3 274 #define CONFIG_SYS_DDR_RAW_TIMING 275 #define CONFIG_DDR_SPD 276 #define CONFIG_SYS_SPD_BUS_NUM 1 277 #define SPD_EEPROM_ADDRESS 0x52 278 279 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 280 281 #ifndef __ASSEMBLY__ 282 extern unsigned long get_sdram_size(void); 283 #endif 284 #define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */ 285 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 286 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 287 288 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 289 #define CONFIG_CHIP_SELECTS_PER_CTRL 1 290 291 /* DDR3 Controller Settings */ 292 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f 293 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302 294 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 295 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 296 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 297 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 298 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 299 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 300 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 301 #define CONFIG_SYS_DDR_RCW_1 0x00000000 302 #define CONFIG_SYS_DDR_RCW_2 0x00000000 303 #define CONFIG_SYS_DDR_CONTROL 0xc70c0008 /* Type = DDR3 */ 304 #define CONFIG_SYS_DDR_CONTROL_2 0x24401000 305 #define CONFIG_SYS_DDR_TIMING_4 0x00000001 306 #define CONFIG_SYS_DDR_TIMING_5 0x03402400 307 308 #define CONFIG_SYS_DDR_TIMING_3_800 0x00030000 309 #define CONFIG_SYS_DDR_TIMING_0_800 0x00110104 310 #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644 311 #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA888CF 312 #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000 313 #define CONFIG_SYS_DDR_MODE_1_800 0x00441420 314 #define CONFIG_SYS_DDR_MODE_2_800 0x00000000 315 #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300100 316 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608 317 318 /* settings for DDR3 at 667MT/s */ 319 #define CONFIG_SYS_DDR_TIMING_3_667 0x00010000 320 #define CONFIG_SYS_DDR_TIMING_0_667 0x00110004 321 #define CONFIG_SYS_DDR_TIMING_1_667 0x5d59e544 322 #define CONFIG_SYS_DDR_TIMING_2_667 0x0FA890CD 323 #define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000 324 #define CONFIG_SYS_DDR_MODE_1_667 0x00441210 325 #define CONFIG_SYS_DDR_MODE_2_667 0x00000000 326 #define CONFIG_SYS_DDR_INTERVAL_667 0x0a280000 327 #define CONFIG_SYS_DDR_WRLVL_CONTROL_667 0x8675F608 328 329 #define CONFIG_SYS_CCSRBAR 0xffe00000 330 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 331 332 /* Don't relocate CCSRBAR while in NAND_SPL */ 333 #ifdef CONFIG_SPL_BUILD 334 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 335 #endif 336 337 /* 338 * Memory map 339 * 340 * 0x0000_0000 0x3fff_ffff DDR 1G cacheable 341 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable 342 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable 343 * 344 * Localbus non-cacheable 345 * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable 346 * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable 347 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 348 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 349 */ 350 351 /* 352 * IFC Definitions 353 */ 354 /* NOR Flash on IFC */ 355 #ifdef CONFIG_SPL_BUILD 356 #define CONFIG_SYS_NO_FLASH 357 #endif 358 359 #define CONFIG_SYS_FLASH_BASE 0xee000000 360 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */ 361 362 #ifdef CONFIG_PHYS_64BIT 363 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 364 #else 365 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 366 #endif 367 368 #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 369 CSPR_PORT_SIZE_16 | \ 370 CSPR_MSEL_NOR | \ 371 CSPR_V) 372 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024) 373 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7) 374 /* NOR Flash Timing Params */ 375 #define CONFIG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \ 376 FTIM0_NOR_TEADC(0x5) | \ 377 FTIM0_NOR_TEAHC(0x5) 378 #define CONFIG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \ 379 FTIM1_NOR_TRAD_NOR(0x0f) 380 #define CONFIG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \ 381 FTIM2_NOR_TCH(0x4) | \ 382 FTIM2_NOR_TWP(0x1c) 383 #define CONFIG_SYS_NOR_FTIM3 0x0 384 385 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 386 #define CONFIG_SYS_FLASH_QUIET_TEST 387 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 388 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 389 390 #undef CONFIG_SYS_FLASH_CHECKSUM 391 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 392 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 393 394 /* CFI for NOR Flash */ 395 #define CONFIG_FLASH_CFI_DRIVER 396 #define CONFIG_SYS_FLASH_CFI 397 #define CONFIG_SYS_FLASH_EMPTY_INFO 398 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 399 400 /* NAND Flash on IFC */ 401 #define CONFIG_SYS_NAND_BASE 0xff800000 402 #ifdef CONFIG_PHYS_64BIT 403 #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull 404 #else 405 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 406 #endif 407 408 #define CONFIG_MTD_DEVICE 409 #define CONFIG_MTD_PARTITION 410 #define CONFIG_CMD_MTDPARTS 411 #define MTDIDS_DEFAULT "nand0=ff800000.flash" 412 #define MTDPARTS_DEFAULT \ 413 "mtdparts=ff800000.flash:2m(uboot-env),1m(dtb),5m(kernel),56m(fs),-(usr)" 414 415 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 416 | CSPR_PORT_SIZE_8 \ 417 | CSPR_MSEL_NAND \ 418 | CSPR_V) 419 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 420 421 #if defined(CONFIG_P1010RDB_PA) 422 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 423 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 424 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 425 | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \ 426 | CSOR_NAND_PGS_512 /* Page Size = 512b */ \ 427 | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \ 428 | CSOR_NAND_PB(32)) /* 32 Pages Per Block */ 429 #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024) 430 431 #elif defined(CONFIG_P1010RDB_PB) 432 #define CONFIG_SYS_NAND_ONFI_DETECTION 433 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 434 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 435 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 436 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 437 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 438 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ 439 | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */ 440 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 441 #endif 442 443 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 444 #define CONFIG_SYS_MAX_NAND_DEVICE 1 445 #define CONFIG_CMD_NAND 446 447 #if defined(CONFIG_P1010RDB_PA) 448 /* NAND Flash Timing Params */ 449 #define CONFIG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \ 450 FTIM0_NAND_TWP(0x0C) | \ 451 FTIM0_NAND_TWCHT(0x04) | \ 452 FTIM0_NAND_TWH(0x05) 453 #define CONFIG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \ 454 FTIM1_NAND_TWBE(0x1d) | \ 455 FTIM1_NAND_TRR(0x07) | \ 456 FTIM1_NAND_TRP(0x0c) 457 #define CONFIG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \ 458 FTIM2_NAND_TREH(0x05) | \ 459 FTIM2_NAND_TWHRE(0x0f) 460 #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04) 461 462 #elif defined(CONFIG_P1010RDB_PB) 463 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */ 464 /* ONFI NAND Flash mode0 Timing Params */ 465 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \ 466 FTIM0_NAND_TWP(0x18) | \ 467 FTIM0_NAND_TWCHT(0x07) | \ 468 FTIM0_NAND_TWH(0x0a)) 469 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \ 470 FTIM1_NAND_TWBE(0x39) | \ 471 FTIM1_NAND_TRR(0x0e) | \ 472 FTIM1_NAND_TRP(0x18)) 473 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 474 FTIM2_NAND_TREH(0x0a) | \ 475 FTIM2_NAND_TWHRE(0x1e)) 476 #define CONFIG_SYS_NAND_FTIM3 0x0 477 #endif 478 479 #define CONFIG_SYS_NAND_DDR_LAW 11 480 481 /* Set up IFC registers for boot location NOR/NAND */ 482 #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT) 483 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 484 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 485 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 486 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 487 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 488 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 489 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 490 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 491 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 492 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 493 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 494 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 495 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 496 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 497 #else 498 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 499 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 500 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 501 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 502 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 503 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 504 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 505 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 506 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 507 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 508 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 509 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 510 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 511 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 512 #endif 513 514 /* CPLD on IFC */ 515 #define CONFIG_SYS_CPLD_BASE 0xffb00000 516 517 #ifdef CONFIG_PHYS_64BIT 518 #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull 519 #else 520 #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE 521 #endif 522 523 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 524 | CSPR_PORT_SIZE_8 \ 525 | CSPR_MSEL_GPCM \ 526 | CSPR_V) 527 #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024) 528 #define CONFIG_SYS_CSOR3 0x0 529 /* CPLD Timing parameters for IFC CS3 */ 530 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 531 FTIM0_GPCM_TEADC(0x0e) | \ 532 FTIM0_GPCM_TEAHC(0x0e)) 533 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 534 FTIM1_GPCM_TRAD(0x1f)) 535 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 536 FTIM2_GPCM_TCH(0x8) | \ 537 FTIM2_GPCM_TWP(0x1f)) 538 #define CONFIG_SYS_CS3_FTIM3 0x0 539 540 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \ 541 defined(CONFIG_RAMBOOT_NAND) 542 #define CONFIG_SYS_RAMBOOT 543 #define CONFIG_SYS_EXTRA_ENV_RELOC 544 #else 545 #undef CONFIG_SYS_RAMBOOT 546 #endif 547 548 #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399 549 #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT) 550 #define CONFIG_A003399_NOR_WORKAROUND 551 #endif 552 #endif 553 554 #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */ 555 #define CONFIG_BOARD_EARLY_INIT_R 556 557 #define CONFIG_SYS_INIT_RAM_LOCK 558 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */ 559 #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */ 560 561 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END \ 562 - GENERATED_GBL_DATA_SIZE) 563 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 564 565 #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 566 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/ 567 568 /* 569 * Config the L2 Cache as L2 SRAM 570 */ 571 #if defined(CONFIG_SPL_BUILD) 572 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH) 573 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000 574 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 575 #define CONFIG_SYS_L2_SIZE (256 << 10) 576 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 577 #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000 578 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024) 579 #define CONFIG_SPL_RELOC_STACK_SIZE (16 << 10) 580 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024) 581 #define CONFIG_SPL_RELOC_MALLOC_SIZE (128 << 10) 582 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024) 583 #elif defined(CONFIG_NAND) 584 #ifdef CONFIG_TPL_BUILD 585 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000 586 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 587 #define CONFIG_SYS_L2_SIZE (256 << 10) 588 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 589 #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000 590 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024) 591 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024) 592 #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10) 593 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024) 594 #else 595 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000 596 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 597 #define CONFIG_SYS_L2_SIZE (256 << 10) 598 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 599 #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000) 600 #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 601 #endif 602 #endif 603 #endif 604 605 /* Serial Port */ 606 #define CONFIG_CONS_INDEX 1 607 #undef CONFIG_SERIAL_SOFTWARE_FIFO 608 #define CONFIG_SYS_NS16550 609 #define CONFIG_SYS_NS16550_SERIAL 610 #define CONFIG_SYS_NS16550_REG_SIZE 1 611 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 612 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL) 613 #define CONFIG_NS16550_MIN_FUNCTIONS 614 #endif 615 616 #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ 617 618 #define CONFIG_SYS_BAUDRATE_TABLE \ 619 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 620 621 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 622 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 623 624 /* Use the HUSH parser */ 625 #define CONFIG_SYS_HUSH_PARSER 626 627 /* 628 * Pass open firmware flat tree 629 */ 630 #define CONFIG_OF_LIBFDT 631 #define CONFIG_OF_BOARD_SETUP 632 #define CONFIG_OF_STDOUT_VIA_ALIAS 633 634 /* new uImage format support */ 635 #define CONFIG_FIT 636 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 637 638 /* I2C */ 639 #define CONFIG_SYS_I2C 640 #define CONFIG_SYS_I2C_FSL 641 #define CONFIG_SYS_FSL_I2C_SPEED 400000 642 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 643 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 644 #define CONFIG_SYS_FSL_I2C2_SPEED 400000 645 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 646 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 647 #define I2C_PCA9557_ADDR1 0x18 648 #define I2C_PCA9557_ADDR2 0x19 649 #define I2C_PCA9557_BUS_NUM 0 650 651 /* I2C EEPROM */ 652 #if defined(CONFIG_P1010RDB_PB) 653 #define CONFIG_ID_EEPROM 654 #ifdef CONFIG_ID_EEPROM 655 #define CONFIG_SYS_I2C_EEPROM_NXID 656 #endif 657 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 658 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 659 #define CONFIG_SYS_EEPROM_BUS_NUM 0 660 #define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */ 661 #endif 662 /* enable read and write access to EEPROM */ 663 #define CONFIG_CMD_EEPROM 664 #define CONFIG_SYS_I2C_MULTI_EEPROMS 665 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 666 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 667 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 668 669 /* RTC */ 670 #define CONFIG_RTC_PT7C4338 671 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 672 673 #define CONFIG_CMD_I2C 674 675 /* 676 * SPI interface will not be available in case of NAND boot SPI CS0 will be 677 * used for SLIC 678 */ 679 #if !defined(CONFIG_NAND) || !defined(CONFIG_NAND_SECBOOT) 680 /* eSPI - Enhanced SPI */ 681 #define CONFIG_FSL_ESPI 682 #define CONFIG_SPI_FLASH_SPANSION 683 #define CONFIG_CMD_SF 684 #define CONFIG_SF_DEFAULT_SPEED 10000000 685 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 686 #endif 687 688 #if defined(CONFIG_TSEC_ENET) 689 #define CONFIG_MII /* MII PHY management */ 690 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 691 #define CONFIG_TSEC1 1 692 #define CONFIG_TSEC1_NAME "eTSEC1" 693 #define CONFIG_TSEC2 1 694 #define CONFIG_TSEC2_NAME "eTSEC2" 695 #define CONFIG_TSEC3 1 696 #define CONFIG_TSEC3_NAME "eTSEC3" 697 698 #define TSEC1_PHY_ADDR 1 699 #define TSEC2_PHY_ADDR 0 700 #define TSEC3_PHY_ADDR 2 701 702 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 703 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 704 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 705 706 #define TSEC1_PHYIDX 0 707 #define TSEC2_PHYIDX 0 708 #define TSEC3_PHYIDX 0 709 710 #define CONFIG_ETHPRIME "eTSEC1" 711 712 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 713 714 /* TBI PHY configuration for SGMII mode */ 715 #define CONFIG_TSEC_TBICR_SETTINGS ( \ 716 TBICR_PHY_RESET \ 717 | TBICR_ANEG_ENABLE \ 718 | TBICR_FULL_DUPLEX \ 719 | TBICR_SPEED1_SET \ 720 ) 721 722 #endif /* CONFIG_TSEC_ENET */ 723 724 725 /* SATA */ 726 #define CONFIG_FSL_SATA 727 #define CONFIG_FSL_SATA_V2 728 #define CONFIG_LIBATA 729 730 #ifdef CONFIG_FSL_SATA 731 #define CONFIG_SYS_SATA_MAX_DEVICE 2 732 #define CONFIG_SATA1 733 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 734 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 735 #define CONFIG_SATA2 736 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 737 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 738 739 #define CONFIG_CMD_SATA 740 #define CONFIG_LBA48 741 #endif /* #ifdef CONFIG_FSL_SATA */ 742 743 #define CONFIG_MMC 744 #ifdef CONFIG_MMC 745 #define CONFIG_CMD_MMC 746 #define CONFIG_DOS_PARTITION 747 #define CONFIG_FSL_ESDHC 748 #define CONFIG_GENERIC_MMC 749 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 750 #endif 751 752 #define CONFIG_HAS_FSL_DR_USB 753 754 #if defined(CONFIG_HAS_FSL_DR_USB) 755 #define CONFIG_USB_EHCI 756 757 #ifdef CONFIG_USB_EHCI 758 #define CONFIG_CMD_USB 759 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 760 #define CONFIG_USB_EHCI_FSL 761 #define CONFIG_USB_STORAGE 762 #endif 763 #endif 764 765 /* 766 * Environment 767 */ 768 #if defined(CONFIG_SDCARD) 769 #define CONFIG_ENV_IS_IN_MMC 770 #define CONFIG_FSL_FIXED_MMC_LOCATION 771 #define CONFIG_SYS_MMC_ENV_DEV 0 772 #define CONFIG_ENV_SIZE 0x2000 773 #elif defined(CONFIG_SPIFLASH) 774 #define CONFIG_ENV_IS_IN_SPI_FLASH 775 #define CONFIG_ENV_SPI_BUS 0 776 #define CONFIG_ENV_SPI_CS 0 777 #define CONFIG_ENV_SPI_MAX_HZ 10000000 778 #define CONFIG_ENV_SPI_MODE 0 779 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 780 #define CONFIG_ENV_SECT_SIZE 0x10000 781 #define CONFIG_ENV_SIZE 0x2000 782 #elif defined(CONFIG_NAND) 783 #define CONFIG_ENV_IS_IN_NAND 784 #ifdef CONFIG_TPL_BUILD 785 #define CONFIG_ENV_SIZE 0x2000 786 #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10)) 787 #else 788 #if defined(CONFIG_P1010RDB_PA) 789 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 790 #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */ 791 #elif defined(CONFIG_P1010RDB_PB) 792 #define CONFIG_ENV_SIZE (16 * 1024) 793 #define CONFIG_ENV_RANGE (32 * CONFIG_ENV_SIZE) /* new block size 512K */ 794 #endif 795 #endif 796 #define CONFIG_ENV_OFFSET (1024 * 1024) 797 #elif defined(CONFIG_SYS_RAMBOOT) 798 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */ 799 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 800 #define CONFIG_ENV_SIZE 0x2000 801 #else 802 #define CONFIG_ENV_IS_IN_FLASH 803 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 804 #define CONFIG_ENV_SIZE 0x2000 805 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 806 #endif 807 808 #define CONFIG_LOADS_ECHO /* echo on for serial download */ 809 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 810 811 /* 812 * Command line configuration. 813 */ 814 #define CONFIG_CMD_DATE 815 #define CONFIG_CMD_ERRATA 816 #define CONFIG_CMD_IRQ 817 #define CONFIG_CMD_MII 818 #define CONFIG_CMD_PING 819 #define CONFIG_CMD_REGINFO 820 821 #undef CONFIG_WATCHDOG /* watchdog disabled */ 822 823 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \ 824 || defined(CONFIG_FSL_SATA) 825 #define CONFIG_CMD_EXT2 826 #define CONFIG_CMD_FAT 827 #define CONFIG_DOS_PARTITION 828 #endif 829 830 /* Hash command with SHA acceleration supported in hardware */ 831 #ifdef CONFIG_FSL_CAAM 832 #define CONFIG_CMD_HASH 833 #define CONFIG_SHA_HW_ACCEL 834 #endif 835 836 /* 837 * Miscellaneous configurable options 838 */ 839 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 840 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 841 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 842 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 843 844 #if defined(CONFIG_CMD_KGDB) 845 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 846 #else 847 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 848 #endif 849 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 850 /* Print Buffer Size */ 851 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 852 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 853 854 /* 855 * Internal Definitions 856 * 857 * Boot Flags 858 */ 859 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 860 #define BOOTFLAG_WARM 0x02 /* Software reboot */ 861 862 /* 863 * For booting Linux, the board info and command line data 864 * have to be in the first 64 MB of memory, since this is 865 * the maximum mapped by the Linux kernel during initialization. 866 */ 867 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 868 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 869 870 #if defined(CONFIG_CMD_KGDB) 871 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 872 #endif 873 874 /* 875 * Environment Configuration 876 */ 877 878 #if defined(CONFIG_TSEC_ENET) 879 #define CONFIG_HAS_ETH0 880 #define CONFIG_HAS_ETH1 881 #define CONFIG_HAS_ETH2 882 #endif 883 884 #define CONFIG_ROOTPATH "/opt/nfsroot" 885 #define CONFIG_BOOTFILE "uImage" 886 #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */ 887 888 /* default location for tftp and bootm */ 889 #define CONFIG_LOADADDR 1000000 890 891 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 892 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 893 894 #define CONFIG_BAUDRATE 115200 895 896 #define CONFIG_EXTRA_ENV_SETTINGS \ 897 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \ 898 "netdev=eth0\0" \ 899 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 900 "loadaddr=1000000\0" \ 901 "consoledev=ttyS0\0" \ 902 "ramdiskaddr=2000000\0" \ 903 "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 904 "fdtaddr=c00000\0" \ 905 "fdtfile=p1010rdb.dtb\0" \ 906 "bdev=sda1\0" \ 907 "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \ 908 "othbootargs=ramdisk_size=600000\0" \ 909 "usbfatboot=setenv bootargs root=/dev/ram rw " \ 910 "console=$consoledev,$baudrate $othbootargs; " \ 911 "usb start;" \ 912 "fatload usb 0:2 $loadaddr $bootfile;" \ 913 "fatload usb 0:2 $fdtaddr $fdtfile;" \ 914 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \ 915 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ 916 "usbext2boot=setenv bootargs root=/dev/ram rw " \ 917 "console=$consoledev,$baudrate $othbootargs; " \ 918 "usb start;" \ 919 "ext2load usb 0:4 $loadaddr $bootfile;" \ 920 "ext2load usb 0:4 $fdtaddr $fdtfile;" \ 921 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ 922 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ 923 CONFIG_BOOTMODE 924 925 #if defined(CONFIG_P1010RDB_PA) 926 #define CONFIG_BOOTMODE \ 927 "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \ 928 "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \ 929 "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \ 930 "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \ 931 "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \ 932 "mw.b ffb00011 0; mw.b ffb00017 1; reset\0" 933 934 #elif defined(CONFIG_P1010RDB_PB) 935 #define CONFIG_BOOTMODE \ 936 "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \ 937 "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \ 938 "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \ 939 "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \ 940 "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \ 941 "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \ 942 "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \ 943 "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \ 944 "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \ 945 "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0" 946 #endif 947 948 #define CONFIG_RAMBOOTCOMMAND \ 949 "setenv bootargs root=/dev/ram rw " \ 950 "console=$consoledev,$baudrate $othbootargs; " \ 951 "tftp $ramdiskaddr $ramdiskfile;" \ 952 "tftp $loadaddr $bootfile;" \ 953 "tftp $fdtaddr $fdtfile;" \ 954 "bootm $loadaddr $ramdiskaddr $fdtaddr" 955 956 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 957 958 #include <asm/fsl_secure_boot.h> 959 960 #ifdef CONFIG_SECURE_BOOT 961 #define CONFIG_CMD_BLOB 962 #endif 963 964 #endif /* __CONFIG_H */ 965