xref: /openbmc/u-boot/include/configs/P1010RDB.h (revision 06fd66a4)
1 /*
2  * Copyright 2010-2011 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 /*
8  * P010 RDB board configuration file
9  */
10 
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13 
14 #ifdef CONFIG_36BIT
15 #define CONFIG_PHYS_64BIT
16 #endif
17 #define	CONFIG_SYS_GENERIC_BOARD
18 #define	CONFIG_DISPLAY_BOARDINFO
19 
20 #define CONFIG_P1010
21 #define CONFIG_E500			/* BOOKE e500 family */
22 #include <asm/config_mpc85xx.h>
23 #define CONFIG_NAND_FSL_IFC
24 
25 #ifdef CONFIG_SDCARD
26 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
27 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
28 #define CONFIG_SPL_ENV_SUPPORT
29 #define CONFIG_SPL_SERIAL_SUPPORT
30 #define CONFIG_SPL_MMC_SUPPORT
31 #define CONFIG_SPL_MMC_MINIMAL
32 #define CONFIG_SPL_FLUSH_IMAGE
33 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
34 #define CONFIG_SPL_LIBGENERIC_SUPPORT
35 #define CONFIG_SPL_LIBCOMMON_SUPPORT
36 #define CONFIG_SPL_I2C_SUPPORT
37 #define CONFIG_FSL_LAW                 /* Use common FSL init code */
38 #define CONFIG_SYS_TEXT_BASE		0x11001000
39 #define CONFIG_SPL_TEXT_BASE		0xD0001000
40 #define CONFIG_SPL_PAD_TO		0x18000
41 #define CONFIG_SPL_MAX_SIZE		(96 * 1024)
42 #define CONFIG_SYS_MMC_U_BOOT_SIZE	(512 << 10)
43 #define CONFIG_SYS_MMC_U_BOOT_DST	(0x11000000)
44 #define CONFIG_SYS_MMC_U_BOOT_START	(0x11000000)
45 #define CONFIG_SYS_MMC_U_BOOT_OFFS	(96 << 10)
46 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
47 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
48 #define CONFIG_SPL_MMC_BOOT
49 #ifdef CONFIG_SPL_BUILD
50 #define CONFIG_SPL_COMMON_INIT_DDR
51 #endif
52 #endif
53 
54 #ifdef CONFIG_SPIFLASH
55 #ifdef CONFIG_SECURE_BOOT
56 #define CONFIG_RAMBOOT_SPIFLASH
57 #define CONFIG_SYS_TEXT_BASE		0x11000000
58 #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
59 #else
60 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
61 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
62 #define CONFIG_SPL_ENV_SUPPORT
63 #define CONFIG_SPL_SERIAL_SUPPORT
64 #define CONFIG_SPL_SPI_SUPPORT
65 #define CONFIG_SPL_SPI_FLASH_SUPPORT
66 #define CONFIG_SPL_SPI_FLASH_MINIMAL
67 #define CONFIG_SPL_FLUSH_IMAGE
68 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
69 #define CONFIG_SPL_LIBGENERIC_SUPPORT
70 #define CONFIG_SPL_LIBCOMMON_SUPPORT
71 #define CONFIG_SPL_I2C_SUPPORT
72 #define CONFIG_FSL_LAW         /* Use common FSL init code */
73 #define CONFIG_SYS_TEXT_BASE			0x11001000
74 #define CONFIG_SPL_TEXT_BASE			0xD0001000
75 #define CONFIG_SPL_PAD_TO			0x18000
76 #define CONFIG_SPL_MAX_SIZE			(96 * 1024)
77 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(512 << 10)
78 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x11000000)
79 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x11000000)
80 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(96 << 10)
81 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
82 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
83 #define CONFIG_SPL_SPI_BOOT
84 #ifdef CONFIG_SPL_BUILD
85 #define CONFIG_SPL_COMMON_INIT_DDR
86 #endif
87 #endif
88 #endif
89 
90 #ifdef CONFIG_NAND
91 #ifdef CONFIG_SECURE_BOOT
92 #define CONFIG_SPL_INIT_MINIMAL
93 #define CONFIG_SPL_SERIAL_SUPPORT
94 #define CONFIG_SPL_NAND_SUPPORT
95 #define CONFIG_SPL_NAND_BOOT
96 #define CONFIG_SPL_FLUSH_IMAGE
97 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
98 
99 #define CONFIG_SYS_TEXT_BASE		0x00201000
100 #define CONFIG_SPL_TEXT_BASE		0xFFFFE000
101 #define CONFIG_SPL_MAX_SIZE		8192
102 #define CONFIG_SPL_RELOC_TEXT_BASE	0x00100000
103 #define CONFIG_SPL_RELOC_STACK		0x00100000
104 #define CONFIG_SYS_NAND_U_BOOT_SIZE	((768 << 10) - 0x2000)
105 #define CONFIG_SYS_NAND_U_BOOT_DST	(0x00200000 - CONFIG_SPL_MAX_SIZE)
106 #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
107 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0
108 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
109 #else
110 #ifdef CONFIG_TPL_BUILD
111 #define CONFIG_SPL_NAND_BOOT
112 #define CONFIG_SPL_FLUSH_IMAGE
113 #define CONFIG_SPL_ENV_SUPPORT
114 #define CONFIG_SPL_NAND_INIT
115 #define CONFIG_SPL_SERIAL_SUPPORT
116 #define CONFIG_SPL_LIBGENERIC_SUPPORT
117 #define CONFIG_SPL_LIBCOMMON_SUPPORT
118 #define CONFIG_SPL_I2C_SUPPORT
119 #define CONFIG_SPL_NAND_SUPPORT
120 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
121 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
122 #define CONFIG_SPL_COMMON_INIT_DDR
123 #define CONFIG_SPL_MAX_SIZE		(128 << 10)
124 #define CONFIG_SPL_TEXT_BASE		0xD0001000
125 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
126 #define CONFIG_SYS_NAND_U_BOOT_SIZE	(576 << 10)
127 #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
128 #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
129 #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
130 #elif defined(CONFIG_SPL_BUILD)
131 #define CONFIG_SPL_INIT_MINIMAL
132 #define CONFIG_SPL_SERIAL_SUPPORT
133 #define CONFIG_SPL_NAND_SUPPORT
134 #define CONFIG_SPL_NAND_MINIMAL
135 #define CONFIG_SPL_FLUSH_IMAGE
136 #define CONFIG_SPL_TEXT_BASE		0xff800000
137 #define CONFIG_SPL_MAX_SIZE		8192
138 #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
139 #define CONFIG_SYS_NAND_U_BOOT_DST	0xD0000000
140 #define CONFIG_SYS_NAND_U_BOOT_START	0xD0000000
141 #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
142 #endif
143 #define CONFIG_SPL_PAD_TO	0x20000
144 #define CONFIG_TPL_PAD_TO	0x20000
145 #define CONFIG_SPL_TARGET	"u-boot-with-spl.bin"
146 #define CONFIG_SYS_TEXT_BASE	0x11001000
147 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
148 #endif
149 #endif
150 
151 #ifdef CONFIG_NAND_SECBOOT	/* NAND Boot */
152 #define CONFIG_RAMBOOT_NAND
153 #define CONFIG_SYS_TEXT_BASE		0x11000000
154 #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
155 #endif
156 
157 #ifndef CONFIG_SYS_TEXT_BASE
158 #define CONFIG_SYS_TEXT_BASE		0xeff40000
159 #endif
160 
161 #ifndef CONFIG_RESET_VECTOR_ADDRESS
162 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
163 #endif
164 
165 #ifdef CONFIG_SPL_BUILD
166 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
167 #else
168 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
169 #endif
170 
171 /* High Level Configuration Options */
172 #define CONFIG_BOOKE			/* BOOKE */
173 #define CONFIG_E500			/* BOOKE e500 family */
174 #define CONFIG_FSL_IFC			/* Enable IFC Support */
175 #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
176 #define CONFIG_SYS_HAS_SERDES		/* common SERDES init code */
177 
178 #define CONFIG_PCI			/* Enable PCI/PCIE */
179 #if defined(CONFIG_PCI)
180 #define CONFIG_PCIE1			/* PCIE controler 1 (slot 1) */
181 #define CONFIG_PCIE2			/* PCIE controler 2 (slot 2) */
182 #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
183 #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
184 #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
185 #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
186 
187 #define CONFIG_CMD_NET
188 #define CONFIG_CMD_PCI
189 
190 #define CONFIG_E1000			/*  E1000 pci Ethernet card*/
191 
192 /*
193  * PCI Windows
194  * Memory space is mapped 1-1, but I/O space must start from 0.
195  */
196 /* controller 1, Slot 1, tgtid 1, Base address a000 */
197 #define CONFIG_SYS_PCIE1_NAME		"mini PCIe Slot"
198 #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
199 #ifdef CONFIG_PHYS_64BIT
200 #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
201 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
202 #else
203 #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
204 #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
205 #endif
206 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
207 #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
208 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
209 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
210 #ifdef CONFIG_PHYS_64BIT
211 #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
212 #else
213 #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc00000
214 #endif
215 
216 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
217 #if defined(CONFIG_P1010RDB_PA)
218 #define CONFIG_SYS_PCIE2_NAME		"PCIe Slot"
219 #elif defined(CONFIG_P1010RDB_PB)
220 #define CONFIG_SYS_PCIE2_NAME		"mini PCIe Slot"
221 #endif
222 #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
223 #ifdef CONFIG_PHYS_64BIT
224 #define CONFIG_SYS_PCIE2_MEM_BUS	0xc0000000
225 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
226 #else
227 #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
228 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
229 #endif
230 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
231 #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
232 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
233 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
234 #ifdef CONFIG_PHYS_64BIT
235 #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
236 #else
237 #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
238 #endif
239 
240 #define CONFIG_PCI_PNP			/* do pci plug-and-play */
241 
242 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
243 #define CONFIG_DOS_PARTITION
244 #endif
245 
246 #define CONFIG_FSL_LAW			/* Use common FSL init code */
247 #define CONFIG_TSEC_ENET
248 #define CONFIG_ENV_OVERWRITE
249 
250 #define CONFIG_DDR_CLK_FREQ	66666666 /* DDRCLK on P1010 RDB */
251 #define CONFIG_SYS_CLK_FREQ	66666666 /* SYSCLK for P1010 RDB */
252 
253 #define CONFIG_MISC_INIT_R
254 #define CONFIG_HWCONFIG
255 /*
256  * These can be toggled for performance analysis, otherwise use default.
257  */
258 #define CONFIG_L2_CACHE			/* toggle L2 cache */
259 #define CONFIG_BTB			/* toggle branch predition */
260 
261 #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
262 
263 #define CONFIG_ENABLE_36BIT_PHYS
264 
265 #ifdef CONFIG_PHYS_64BIT
266 #define CONFIG_ADDR_MAP			1
267 #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
268 #endif
269 
270 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
271 #define CONFIG_SYS_MEMTEST_END		0x1fffffff
272 #define CONFIG_PANIC_HANG		/* do not reset board on panic */
273 
274 /* DDR Setup */
275 #define CONFIG_SYS_FSL_DDR3
276 #define CONFIG_SYS_DDR_RAW_TIMING
277 #define CONFIG_DDR_SPD
278 #define CONFIG_SYS_SPD_BUS_NUM		1
279 #define SPD_EEPROM_ADDRESS		0x52
280 
281 #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
282 
283 #ifndef __ASSEMBLY__
284 extern unsigned long get_sdram_size(void);
285 #endif
286 #define CONFIG_SYS_SDRAM_SIZE		get_sdram_size() /* DDR size */
287 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
288 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
289 
290 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
291 #define CONFIG_CHIP_SELECTS_PER_CTRL	1
292 
293 /* DDR3 Controller Settings */
294 #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003f
295 #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014302
296 #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
297 #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
298 #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
299 #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
300 #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
301 #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
302 #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
303 #define CONFIG_SYS_DDR_RCW_1		0x00000000
304 #define CONFIG_SYS_DDR_RCW_2		0x00000000
305 #define CONFIG_SYS_DDR_CONTROL		0xc70c0008      /* Type = DDR3  */
306 #define CONFIG_SYS_DDR_CONTROL_2	0x24401000
307 #define CONFIG_SYS_DDR_TIMING_4		0x00000001
308 #define CONFIG_SYS_DDR_TIMING_5		0x03402400
309 
310 #define CONFIG_SYS_DDR_TIMING_3_800	0x00030000
311 #define CONFIG_SYS_DDR_TIMING_0_800	0x00110104
312 #define CONFIG_SYS_DDR_TIMING_1_800	0x6f6b8644
313 #define CONFIG_SYS_DDR_TIMING_2_800	0x0FA888CF
314 #define CONFIG_SYS_DDR_CLK_CTRL_800	0x03000000
315 #define CONFIG_SYS_DDR_MODE_1_800	0x00441420
316 #define CONFIG_SYS_DDR_MODE_2_800	0x00000000
317 #define CONFIG_SYS_DDR_INTERVAL_800	0x0C300100
318 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
319 
320 /* settings for DDR3 at 667MT/s */
321 #define CONFIG_SYS_DDR_TIMING_3_667		0x00010000
322 #define CONFIG_SYS_DDR_TIMING_0_667		0x00110004
323 #define CONFIG_SYS_DDR_TIMING_1_667		0x5d59e544
324 #define CONFIG_SYS_DDR_TIMING_2_667		0x0FA890CD
325 #define CONFIG_SYS_DDR_CLK_CTRL_667		0x03000000
326 #define CONFIG_SYS_DDR_MODE_1_667		0x00441210
327 #define CONFIG_SYS_DDR_MODE_2_667		0x00000000
328 #define CONFIG_SYS_DDR_INTERVAL_667		0x0a280000
329 #define CONFIG_SYS_DDR_WRLVL_CONTROL_667	0x8675F608
330 
331 #define CONFIG_SYS_CCSRBAR			0xffe00000
332 #define CONFIG_SYS_CCSRBAR_PHYS_LOW		CONFIG_SYS_CCSRBAR
333 
334 /* Don't relocate CCSRBAR while in NAND_SPL */
335 #ifdef CONFIG_SPL_BUILD
336 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
337 #endif
338 
339 /*
340  * Memory map
341  *
342  * 0x0000_0000	0x3fff_ffff	DDR			1G cacheable
343  * 0x8000_0000  0xbfff_ffff	PCI Express Mem		1.5G non-cacheable
344  * 0xffc0_0000  0xffc3_ffff	PCI IO range		256k non-cacheable
345  *
346  * Localbus non-cacheable
347  * 0xff80_0000	0xff8f_ffff	NAND Flash		1M non-cacheable
348  * 0xffb0_0000	0xffbf_ffff	Board CPLD		1M non-cacheable
349  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
350  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
351  */
352 
353 /*
354  * IFC Definitions
355  */
356 /* NOR Flash on IFC */
357 #ifdef CONFIG_SPL_BUILD
358 #define CONFIG_SYS_NO_FLASH
359 #endif
360 
361 #define CONFIG_SYS_FLASH_BASE		0xee000000
362 #define CONFIG_SYS_MAX_FLASH_SECT	256	/* 32M */
363 
364 #ifdef CONFIG_PHYS_64BIT
365 #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
366 #else
367 #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
368 #endif
369 
370 #define CONFIG_SYS_NOR_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
371 				CSPR_PORT_SIZE_16 | \
372 				CSPR_MSEL_NOR | \
373 				CSPR_V)
374 #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(32*1024*1024)
375 #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(7)
376 /* NOR Flash Timing Params */
377 #define CONFIG_SYS_NOR_FTIM0	FTIM0_NOR_TACSE(0x4) | \
378 				FTIM0_NOR_TEADC(0x5) | \
379 				FTIM0_NOR_TEAHC(0x5)
380 #define CONFIG_SYS_NOR_FTIM1	FTIM1_NOR_TACO(0x1e) | \
381 				FTIM1_NOR_TRAD_NOR(0x0f)
382 #define CONFIG_SYS_NOR_FTIM2	FTIM2_NOR_TCS(0x4) | \
383 				FTIM2_NOR_TCH(0x4) | \
384 				FTIM2_NOR_TWP(0x1c)
385 #define CONFIG_SYS_NOR_FTIM3	0x0
386 
387 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
388 #define CONFIG_SYS_FLASH_QUIET_TEST
389 #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
390 #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
391 
392 #undef CONFIG_SYS_FLASH_CHECKSUM
393 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
394 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
395 
396 /* CFI for NOR Flash */
397 #define CONFIG_FLASH_CFI_DRIVER
398 #define CONFIG_SYS_FLASH_CFI
399 #define CONFIG_SYS_FLASH_EMPTY_INFO
400 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
401 
402 /* NAND Flash on IFC */
403 #define CONFIG_SYS_NAND_BASE		0xff800000
404 #ifdef CONFIG_PHYS_64BIT
405 #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
406 #else
407 #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
408 #endif
409 
410 #define CONFIG_MTD_DEVICE
411 #define CONFIG_MTD_PARTITION
412 #define CONFIG_CMD_MTDPARTS
413 #define MTDIDS_DEFAULT			"nand0=ff800000.flash"
414 #define MTDPARTS_DEFAULT		\
415 	"mtdparts=ff800000.flash:2m(uboot-env),1m(dtb),5m(kernel),56m(fs),-(usr)"
416 
417 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
418 				| CSPR_PORT_SIZE_8	\
419 				| CSPR_MSEL_NAND	\
420 				| CSPR_V)
421 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
422 
423 #if defined(CONFIG_P1010RDB_PA)
424 #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
425 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
426 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */ \
427 				| CSOR_NAND_RAL_2	/* RAL = 2 Bytes */ \
428 				| CSOR_NAND_PGS_512	/* Page Size = 512b */ \
429 				| CSOR_NAND_SPRZ_16	/* Spare size = 16 */ \
430 				| CSOR_NAND_PB(32))	/* 32 Pages Per Block */
431 #define CONFIG_SYS_NAND_BLOCK_SIZE	(16 * 1024)
432 
433 #elif defined(CONFIG_P1010RDB_PB)
434 #define CONFIG_SYS_NAND_ONFI_DETECTION
435 #define CONFIG_SYS_NAND_CSOR   (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
436 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
437 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
438 				| CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
439 				| CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
440 				| CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
441 				| CSOR_NAND_PB(128))  /*Pages Per Block = 128 */
442 #define CONFIG_SYS_NAND_BLOCK_SIZE     (512 * 1024)
443 #endif
444 
445 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
446 #define CONFIG_SYS_MAX_NAND_DEVICE	1
447 #define CONFIG_MTD_NAND_VERIFY_WRITE
448 #define CONFIG_CMD_NAND
449 
450 #if defined(CONFIG_P1010RDB_PA)
451 /* NAND Flash Timing Params */
452 #define CONFIG_SYS_NAND_FTIM0		FTIM0_NAND_TCCST(0x01) | \
453 					FTIM0_NAND_TWP(0x0C)   | \
454 					FTIM0_NAND_TWCHT(0x04) | \
455 					FTIM0_NAND_TWH(0x05)
456 #define CONFIG_SYS_NAND_FTIM1		FTIM1_NAND_TADLE(0x1d) | \
457 					FTIM1_NAND_TWBE(0x1d)  | \
458 					FTIM1_NAND_TRR(0x07)   | \
459 					FTIM1_NAND_TRP(0x0c)
460 #define CONFIG_SYS_NAND_FTIM2		FTIM2_NAND_TRAD(0x0c) | \
461 					FTIM2_NAND_TREH(0x05) | \
462 					FTIM2_NAND_TWHRE(0x0f)
463 #define CONFIG_SYS_NAND_FTIM3		FTIM3_NAND_TWW(0x04)
464 
465 #elif defined(CONFIG_P1010RDB_PB)
466 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
467 /* ONFI NAND Flash mode0 Timing Params */
468 #define CONFIG_SYS_NAND_FTIM0  (FTIM0_NAND_TCCST(0x07)| \
469 					FTIM0_NAND_TWP(0x18)   | \
470 					FTIM0_NAND_TWCHT(0x07) | \
471 					FTIM0_NAND_TWH(0x0a))
472 #define CONFIG_SYS_NAND_FTIM1  (FTIM1_NAND_TADLE(0x32)| \
473 					FTIM1_NAND_TWBE(0x39)  | \
474 					FTIM1_NAND_TRR(0x0e)   | \
475 					FTIM1_NAND_TRP(0x18))
476 #define CONFIG_SYS_NAND_FTIM2  (FTIM2_NAND_TRAD(0x0f) | \
477 					FTIM2_NAND_TREH(0x0a)  | \
478 					FTIM2_NAND_TWHRE(0x1e))
479 #define CONFIG_SYS_NAND_FTIM3	0x0
480 #endif
481 
482 #define CONFIG_SYS_NAND_DDR_LAW		11
483 
484 /* Set up IFC registers for boot location NOR/NAND */
485 #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
486 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
487 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
488 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
489 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
490 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
491 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
492 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
493 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
494 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
495 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
496 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
497 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
498 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
499 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
500 #else
501 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
502 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
503 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
504 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
505 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
506 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
507 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
508 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
509 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
510 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
511 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
512 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
513 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
514 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
515 #endif
516 
517 /* CPLD on IFC */
518 #define CONFIG_SYS_CPLD_BASE		0xffb00000
519 
520 #ifdef CONFIG_PHYS_64BIT
521 #define CONFIG_SYS_CPLD_BASE_PHYS	0xfffb00000ull
522 #else
523 #define CONFIG_SYS_CPLD_BASE_PHYS	CONFIG_SYS_CPLD_BASE
524 #endif
525 
526 #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
527 				| CSPR_PORT_SIZE_8 \
528 				| CSPR_MSEL_GPCM \
529 				| CSPR_V)
530 #define CONFIG_SYS_AMASK3		IFC_AMASK(64*1024)
531 #define CONFIG_SYS_CSOR3		0x0
532 /* CPLD Timing parameters for IFC CS3 */
533 #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
534 					FTIM0_GPCM_TEADC(0x0e) | \
535 					FTIM0_GPCM_TEAHC(0x0e))
536 #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
537 					FTIM1_GPCM_TRAD(0x1f))
538 #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
539 					FTIM2_GPCM_TCH(0x8) | \
540 					FTIM2_GPCM_TWP(0x1f))
541 #define CONFIG_SYS_CS3_FTIM3		0x0
542 
543 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
544 	defined(CONFIG_RAMBOOT_NAND)
545 #define CONFIG_SYS_RAMBOOT
546 #define CONFIG_SYS_EXTRA_ENV_RELOC
547 #else
548 #undef CONFIG_SYS_RAMBOOT
549 #endif
550 
551 #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
552 #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
553 #define CONFIG_A003399_NOR_WORKAROUND
554 #endif
555 #endif
556 
557 #define CONFIG_BOARD_EARLY_INIT_F	/* Call board_pre_init */
558 #define CONFIG_BOARD_EARLY_INIT_R
559 
560 #define CONFIG_SYS_INIT_RAM_LOCK
561 #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* stack in RAM */
562 #define CONFIG_SYS_INIT_RAM_END		0x00004000 /* End of used area in RAM */
563 
564 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END \
565 						- GENERATED_GBL_DATA_SIZE)
566 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
567 
568 #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
569 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc*/
570 
571 /*
572  * Config the L2 Cache as L2 SRAM
573  */
574 #if defined(CONFIG_SPL_BUILD)
575 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
576 #define CONFIG_SYS_INIT_L2_ADDR		0xD0000000
577 #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
578 #define CONFIG_SYS_L2_SIZE		(256 << 10)
579 #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
580 #define CONFIG_SPL_RELOC_TEXT_BASE	0xD0001000
581 #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
582 #define CONFIG_SPL_RELOC_STACK_SIZE	(16 << 10)
583 #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
584 #define CONFIG_SPL_RELOC_MALLOC_SIZE	(128 << 10)
585 #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
586 #elif defined(CONFIG_NAND)
587 #ifdef CONFIG_TPL_BUILD
588 #define CONFIG_SYS_INIT_L2_ADDR		0xD0000000
589 #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
590 #define CONFIG_SYS_L2_SIZE		(256 << 10)
591 #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
592 #define CONFIG_SPL_RELOC_TEXT_BASE	0xD0001000
593 #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
594 #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
595 #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
596 #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
597 #else
598 #define CONFIG_SYS_INIT_L2_ADDR		0xD0000000
599 #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
600 #define CONFIG_SYS_L2_SIZE		(256 << 10)
601 #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
602 #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x3000)
603 #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
604 #endif
605 #endif
606 #endif
607 
608 /* Serial Port */
609 #define CONFIG_CONS_INDEX	1
610 #undef	CONFIG_SERIAL_SOFTWARE_FIFO
611 #define CONFIG_SYS_NS16550
612 #define CONFIG_SYS_NS16550_SERIAL
613 #define CONFIG_SYS_NS16550_REG_SIZE	1
614 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
615 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
616 #define CONFIG_NS16550_MIN_FUNCTIONS
617 #endif
618 
619 #define CONFIG_SYS_CONSOLE_IS_IN_ENV	/* determine from environment */
620 
621 #define CONFIG_SYS_BAUDRATE_TABLE	\
622 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
623 
624 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
625 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
626 
627 /* Use the HUSH parser */
628 #define CONFIG_SYS_HUSH_PARSER
629 
630 /*
631  * Pass open firmware flat tree
632  */
633 #define CONFIG_OF_LIBFDT
634 #define CONFIG_OF_BOARD_SETUP
635 #define CONFIG_OF_STDOUT_VIA_ALIAS
636 
637 /* new uImage format support */
638 #define CONFIG_FIT
639 #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
640 
641 /* I2C */
642 #define CONFIG_SYS_I2C
643 #define CONFIG_SYS_I2C_FSL
644 #define CONFIG_SYS_FSL_I2C_SPEED	400000
645 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
646 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
647 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
648 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
649 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
650 #define I2C_PCA9557_ADDR1		0x18
651 #define I2C_PCA9557_ADDR2		0x19
652 #define I2C_PCA9557_BUS_NUM		0
653 
654 /* I2C EEPROM */
655 #if defined(CONFIG_P1010RDB_PB)
656 #define CONFIG_ID_EEPROM
657 #ifdef CONFIG_ID_EEPROM
658 #define CONFIG_SYS_I2C_EEPROM_NXID
659 #endif
660 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
661 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
662 #define CONFIG_SYS_EEPROM_BUS_NUM	0
663 #define MAX_NUM_PORTS			9 /* for 128Bytes EEPROM */
664 #endif
665 /* enable read and write access to EEPROM */
666 #define CONFIG_CMD_EEPROM
667 #define CONFIG_SYS_I2C_MULTI_EEPROMS
668 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
669 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
670 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
671 
672 /* RTC */
673 #define CONFIG_RTC_PT7C4338
674 #define CONFIG_SYS_I2C_RTC_ADDR	0x68
675 
676 #define CONFIG_CMD_I2C
677 
678 /*
679  * SPI interface will not be available in case of NAND boot SPI CS0 will be
680  * used for SLIC
681  */
682 #if !defined(CONFIG_NAND) || !defined(CONFIG_NAND_SECBOOT)
683 /* eSPI - Enhanced SPI */
684 #define CONFIG_FSL_ESPI
685 #define CONFIG_SPI_FLASH
686 #define CONFIG_SPI_FLASH_SPANSION
687 #define CONFIG_CMD_SF
688 #define CONFIG_SF_DEFAULT_SPEED		10000000
689 #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_0
690 #endif
691 
692 #if defined(CONFIG_TSEC_ENET)
693 #define CONFIG_MII			/* MII PHY management */
694 #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
695 #define CONFIG_TSEC1	1
696 #define CONFIG_TSEC1_NAME	"eTSEC1"
697 #define CONFIG_TSEC2	1
698 #define CONFIG_TSEC2_NAME	"eTSEC2"
699 #define CONFIG_TSEC3	1
700 #define CONFIG_TSEC3_NAME	"eTSEC3"
701 
702 #define TSEC1_PHY_ADDR		1
703 #define TSEC2_PHY_ADDR		0
704 #define TSEC3_PHY_ADDR		2
705 
706 #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
707 #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
708 #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
709 
710 #define TSEC1_PHYIDX		0
711 #define TSEC2_PHYIDX		0
712 #define TSEC3_PHYIDX		0
713 
714 #define CONFIG_ETHPRIME		"eTSEC1"
715 
716 #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
717 
718 /* TBI PHY configuration for SGMII mode */
719 #define CONFIG_TSEC_TBICR_SETTINGS ( \
720 		TBICR_PHY_RESET \
721 		| TBICR_ANEG_ENABLE \
722 		| TBICR_FULL_DUPLEX \
723 		| TBICR_SPEED1_SET \
724 		)
725 
726 #endif	/* CONFIG_TSEC_ENET */
727 
728 
729 /* SATA */
730 #define CONFIG_FSL_SATA
731 #define CONFIG_FSL_SATA_V2
732 #define CONFIG_LIBATA
733 
734 #ifdef CONFIG_FSL_SATA
735 #define CONFIG_SYS_SATA_MAX_DEVICE	2
736 #define CONFIG_SATA1
737 #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
738 #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
739 #define CONFIG_SATA2
740 #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
741 #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
742 
743 #define CONFIG_CMD_SATA
744 #define CONFIG_LBA48
745 #endif /* #ifdef CONFIG_FSL_SATA  */
746 
747 #define CONFIG_MMC
748 #ifdef CONFIG_MMC
749 #define CONFIG_CMD_MMC
750 #define CONFIG_DOS_PARTITION
751 #define CONFIG_FSL_ESDHC
752 #define CONFIG_GENERIC_MMC
753 #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
754 #endif
755 
756 #define CONFIG_HAS_FSL_DR_USB
757 
758 #if defined(CONFIG_HAS_FSL_DR_USB)
759 #define CONFIG_USB_EHCI
760 
761 #ifdef CONFIG_USB_EHCI
762 #define CONFIG_CMD_USB
763 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
764 #define CONFIG_USB_EHCI_FSL
765 #define CONFIG_USB_STORAGE
766 #endif
767 #endif
768 
769 /*
770  * Environment
771  */
772 #if defined(CONFIG_SDCARD)
773 #define CONFIG_ENV_IS_IN_MMC
774 #define CONFIG_FSL_FIXED_MMC_LOCATION
775 #define CONFIG_SYS_MMC_ENV_DEV		0
776 #define CONFIG_ENV_SIZE			0x2000
777 #elif defined(CONFIG_SPIFLASH)
778 #define CONFIG_ENV_IS_IN_SPI_FLASH
779 #define CONFIG_ENV_SPI_BUS	0
780 #define CONFIG_ENV_SPI_CS	0
781 #define CONFIG_ENV_SPI_MAX_HZ	10000000
782 #define CONFIG_ENV_SPI_MODE	0
783 #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
784 #define CONFIG_ENV_SECT_SIZE	0x10000
785 #define CONFIG_ENV_SIZE		0x2000
786 #elif defined(CONFIG_NAND)
787 #define CONFIG_ENV_IS_IN_NAND
788 #ifdef CONFIG_TPL_BUILD
789 #define CONFIG_ENV_SIZE		0x2000
790 #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
791 #else
792 #if defined(CONFIG_P1010RDB_PA)
793 #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
794 #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
795 #elif defined(CONFIG_P1010RDB_PB)
796 #define CONFIG_ENV_SIZE		(16 * 1024)
797 #define CONFIG_ENV_RANGE	(32 * CONFIG_ENV_SIZE) /* new block size 512K */
798 #endif
799 #endif
800 #define CONFIG_ENV_OFFSET	(1024 * 1024)
801 #elif defined(CONFIG_SYS_RAMBOOT)
802 #define CONFIG_ENV_IS_NOWHERE		/* Store ENV in memory only */
803 #define CONFIG_ENV_ADDR			(CONFIG_SYS_MONITOR_BASE - 0x1000)
804 #define CONFIG_ENV_SIZE			0x2000
805 #else
806 #define CONFIG_ENV_IS_IN_FLASH
807 #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
808 #define CONFIG_ENV_SIZE		0x2000
809 #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
810 #endif
811 
812 #define CONFIG_LOADS_ECHO		/* echo on for serial download */
813 #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
814 
815 /*
816  * Command line configuration.
817  */
818 #include <config_cmd_default.h>
819 
820 #define CONFIG_CMD_DATE
821 #define CONFIG_CMD_ERRATA
822 #define CONFIG_CMD_ELF
823 #define CONFIG_CMD_IRQ
824 #define CONFIG_CMD_MII
825 #define CONFIG_CMD_PING
826 #define CONFIG_CMD_SETEXPR
827 #define CONFIG_CMD_REGINFO
828 
829 #undef CONFIG_WATCHDOG			/* watchdog disabled */
830 
831 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \
832 		 || defined(CONFIG_FSL_SATA)
833 #define CONFIG_CMD_EXT2
834 #define CONFIG_CMD_FAT
835 #define CONFIG_DOS_PARTITION
836 #endif
837 
838 /* Hash command with SHA acceleration supported in hardware */
839 #ifdef CONFIG_FSL_CAAM
840 #define CONFIG_CMD_HASH
841 #define CONFIG_SHA_HW_ACCEL
842 #endif
843 
844 /*
845  * Miscellaneous configurable options
846  */
847 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
848 #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
849 #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
850 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
851 
852 #if defined(CONFIG_CMD_KGDB)
853 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
854 #else
855 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
856 #endif
857 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
858 						/* Print Buffer Size */
859 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
860 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
861 
862 /*
863  * Internal Definitions
864  *
865  * Boot Flags
866  */
867 #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
868 #define BOOTFLAG_WARM	0x02		/* Software reboot */
869 
870 /*
871  * For booting Linux, the board info and command line data
872  * have to be in the first 64 MB of memory, since this is
873  * the maximum mapped by the Linux kernel during initialization.
874  */
875 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux */
876 #define CONFIG_SYS_BOOTM_LEN	(64 << 20) /* Increase max gunzip size */
877 
878 #if defined(CONFIG_CMD_KGDB)
879 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
880 #endif
881 
882 /*
883  * Environment Configuration
884  */
885 
886 #if defined(CONFIG_TSEC_ENET)
887 #define CONFIG_HAS_ETH0
888 #define CONFIG_HAS_ETH1
889 #define CONFIG_HAS_ETH2
890 #endif
891 
892 #define CONFIG_ROOTPATH		"/opt/nfsroot"
893 #define CONFIG_BOOTFILE		"uImage"
894 #define CONFIG_UBOOTPATH	u-boot.bin/* U-Boot image on TFTP server */
895 
896 /* default location for tftp and bootm */
897 #define CONFIG_LOADADDR		1000000
898 
899 #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
900 #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
901 
902 #define CONFIG_BAUDRATE		115200
903 
904 #define	CONFIG_EXTRA_ENV_SETTINGS				\
905 	"hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"	\
906 	"netdev=eth0\0"						\
907 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
908 	"loadaddr=1000000\0"			\
909 	"consoledev=ttyS0\0"				\
910 	"ramdiskaddr=2000000\0"			\
911 	"ramdiskfile=rootfs.ext2.gz.uboot\0"		\
912 	"fdtaddr=c00000\0"				\
913 	"fdtfile=p1010rdb.dtb\0"		\
914 	"bdev=sda1\0"	\
915 	"hwconfig=usb1:dr_mode=host,phy_type=utmi\0"	\
916 	"othbootargs=ramdisk_size=600000\0" \
917 	"usbfatboot=setenv bootargs root=/dev/ram rw "	\
918 	"console=$consoledev,$baudrate $othbootargs; "	\
919 	"usb start;"			\
920 	"fatload usb 0:2 $loadaddr $bootfile;"		\
921 	"fatload usb 0:2 $fdtaddr $fdtfile;"	\
922 	"fatload usb 0:2 $ramdiskaddr $ramdiskfile;"	\
923 	"bootm $loadaddr $ramdiskaddr $fdtaddr\0"		\
924 	"usbext2boot=setenv bootargs root=/dev/ram rw "	\
925 	"console=$consoledev,$baudrate $othbootargs; "	\
926 	"usb start;"			\
927 	"ext2load usb 0:4 $loadaddr $bootfile;"		\
928 	"ext2load usb 0:4 $fdtaddr $fdtfile;"	\
929 	"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"	\
930 	"bootm $loadaddr $ramdiskaddr $fdtaddr\0"	\
931 	CONFIG_BOOTMODE
932 
933 #if defined(CONFIG_P1010RDB_PA)
934 #define CONFIG_BOOTMODE \
935 	"boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
936 	"mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
937 	"boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
938 	"mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
939 	"boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
940 	"mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
941 
942 #elif defined(CONFIG_P1010RDB_PB)
943 #define CONFIG_BOOTMODE \
944 	"boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
945 	"i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
946 	"boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
947 	"i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
948 	"boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
949 	"i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
950 	"boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
951 	"i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
952 	"boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
953 	"i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
954 #endif
955 
956 #define CONFIG_RAMBOOTCOMMAND		\
957 	"setenv bootargs root=/dev/ram rw "	\
958 	"console=$consoledev,$baudrate $othbootargs; "	\
959 	"tftp $ramdiskaddr $ramdiskfile;"	\
960 	"tftp $loadaddr $bootfile;"		\
961 	"tftp $fdtaddr $fdtfile;"		\
962 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
963 
964 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
965 
966 #include <asm/fsl_secure_boot.h>
967 
968 #ifdef CONFIG_SECURE_BOOT
969 #define CONFIG_CMD_BLOB
970 #endif
971 
972 #endif	/* __CONFIG_H */
973