1 /*
2  * Copyright 2006, 2010-2011 Freescale Semiconductor.
3  *
4  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 /*
10  * MPC8641HPCN board configuration file
11  *
12  * Make sure you change the MAC address and other network params first,
13  * search for CONFIG_SERVERIP, etc. in this file.
14  */
15 
16 #ifndef __CONFIG_H
17 #define __CONFIG_H
18 
19 /* High Level Configuration Options */
20 #define CONFIG_MPC8641		1	/* MPC8641 specific */
21 #define CONFIG_MPC8641HPCN	1	/* MPC8641HPCN board specific */
22 #define CONFIG_MP		1	/* support multiple processors */
23 #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
24 #define CONFIG_ADDR_MAP		1	/* Use addr map */
25 
26 /*
27  * default CCSRBAR is at 0xff700000
28  * assume U-Boot is less than 0.5MB
29  */
30 #define	CONFIG_SYS_TEXT_BASE	0xeff00000
31 
32 #ifdef RUN_DIAG
33 #define CONFIG_SYS_DIAG_ADDR	     CONFIG_SYS_FLASH_BASE
34 #endif
35 
36 /*
37  * virtual address to be used for temporary mappings.  There
38  * should be 128k free at this VA.
39  */
40 #define CONFIG_SYS_SCRATCH_VA	0xe0000000
41 
42 #define CONFIG_SYS_SRIO
43 #define CONFIG_SRIO1			/* SRIO port 1 */
44 
45 #define CONFIG_PCI		1	/* Enable PCI/PCIE */
46 #define CONFIG_PCIE1		1	/* PCIE controller 1 (ULI bridge) */
47 #define CONFIG_PCIE2		1	/* PCIE controller 2 (slot) */
48 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
49 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
50 #define CONFIG_FSL_LAW		1	/* Use common FSL law init code */
51 
52 #define CONFIG_TSEC_ENET		/* tsec ethernet support */
53 #define CONFIG_ENV_OVERWRITE
54 
55 #define CONFIG_BAT_RW		1	/* Use common BAT rw code */
56 #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
57 #define CONFIG_SYS_NUM_ADDR_MAP 8	/* Number of addr map slots = 8 dbats */
58 
59 #define CONFIG_ALTIVEC		1
60 
61 /*
62  * L2CR setup -- make sure this is right for your board!
63  */
64 #define CONFIG_SYS_L2
65 #define L2_INIT		0
66 #define L2_ENABLE	(L2CR_L2E)
67 
68 #ifndef CONFIG_SYS_CLK_FREQ
69 #ifndef __ASSEMBLY__
70 extern unsigned long get_board_sys_clk(unsigned long dummy);
71 #endif
72 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
73 #endif
74 
75 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
76 #define CONFIG_SYS_MEMTEST_END		0x00400000
77 
78 /*
79  * With the exception of PCI Memory and Rapid IO, most devices will simply
80  * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
81  * when 36-bit is enabled.  When 36-bit is not enabled, these bits are 0.
82  */
83 #ifdef CONFIG_PHYS_64BIT
84 #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
85 #else
86 #define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
87 #endif
88 
89 /*
90  * Base addresses -- Note these are effective addresses where the
91  * actual resources get mapped (not physical addresses)
92  */
93 #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
94 #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
95 #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
96 
97 /* Physical addresses */
98 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
99 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	CONFIG_SYS_PHYS_ADDR_HIGH
100 #define CONFIG_SYS_CCSRBAR_PHYS \
101 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
102 			    CONFIG_SYS_CCSRBAR_PHYS_HIGH)
103 
104 #define CONFIG_HWCONFIG	/* use hwconfig to control memory interleaving */
105 
106 /*
107  * DDR Setup
108  */
109 #define CONFIG_SYS_FSL_DDR2
110 #undef CONFIG_FSL_DDR_INTERACTIVE
111 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
112 #define CONFIG_DDR_SPD
113 
114 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
115 #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
116 
117 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
118 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
119 #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
120 #define CONFIG_VERY_BIG_RAM
121 
122 #define CONFIG_NUM_DDR_CONTROLLERS	2
123 #define CONFIG_DIMM_SLOTS_PER_CTLR	2
124 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
125 
126 /*
127  * I2C addresses of SPD EEPROMs
128  */
129 #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
130 #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 0 DIMM 1 */
131 #define SPD_EEPROM_ADDRESS3	0x53	/* CTLR 1 DIMM 0 */
132 #define SPD_EEPROM_ADDRESS4	0x54	/* CTLR 1 DIMM 1 */
133 
134 /*
135  * These are used when DDR doesn't use SPD.
136  */
137 #define CONFIG_SYS_SDRAM_SIZE		256		/* DDR is 256MB */
138 #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
139 #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102      /* Enable, no interleaving */
140 #define CONFIG_SYS_DDR_TIMING_3	0x00000000
141 #define CONFIG_SYS_DDR_TIMING_0	0x00260802
142 #define CONFIG_SYS_DDR_TIMING_1	0x39357322
143 #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
144 #define CONFIG_SYS_DDR_MODE_1		0x00480432
145 #define CONFIG_SYS_DDR_MODE_2		0x00000000
146 #define CONFIG_SYS_DDR_INTERVAL	0x06090100
147 #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
148 #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
149 #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
150 #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
151 #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
152 #define CONFIG_SYS_DDR_CONTROL2	0x04400000
153 
154 #define CONFIG_ID_EEPROM
155 #define CONFIG_SYS_I2C_EEPROM_NXID
156 #define CONFIG_ID_EEPROM
157 #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
158 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
159 
160 #define CONFIG_SYS_FLASH_BASE		0xef800000     /* start of FLASH 8M */
161 #define CONFIG_SYS_FLASH_BASE_PHYS_LOW	CONFIG_SYS_FLASH_BASE
162 #define CONFIG_SYS_FLASH_BASE_PHYS \
163 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
164 			    CONFIG_SYS_PHYS_ADDR_HIGH)
165 
166 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
167 
168 #define CONFIG_SYS_BR0_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
169 				 | 0x00001001)	/* port size 16bit */
170 #define CONFIG_SYS_OR0_PRELIM	0xff806ff7	/* 8MB Boot Flash area*/
171 
172 #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(CF_BASE_PHYS)		\
173 				 | 0x00001001)	/* port size 16bit */
174 #define CONFIG_SYS_OR2_PRELIM	0xffffeff7	/* 32k Compact Flash */
175 
176 #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS)	\
177 				 | 0x00000801) /* port size 8bit */
178 #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32k PIXIS area*/
179 
180 /*
181  * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
182  * The PIXIS and CF by themselves aren't large enough to take up the 128k
183  * required for the smallest BAT mapping, so there's a 64k hole.
184  */
185 #define CONFIG_SYS_LBC_BASE		0xffde0000
186 #define CONFIG_SYS_LBC_BASE_PHYS_LOW	CONFIG_SYS_LBC_BASE
187 
188 #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
189 #define PIXIS_BASE		(CONFIG_SYS_LBC_BASE + 0x00010000)
190 #define PIXIS_BASE_PHYS_LOW	(CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
191 #define PIXIS_BASE_PHYS		PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
192 						    CONFIG_SYS_PHYS_ADDR_HIGH)
193 #define PIXIS_SIZE		0x00008000	/* 32k */
194 #define PIXIS_ID		0x0	/* Board ID at offset 0 */
195 #define PIXIS_VER		0x1	/* Board version at offset 1 */
196 #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
197 #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
198 #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch register */
199 #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
200 #define PIXIS_VCTL		0x10	/* VELA Control Register */
201 #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
202 #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
203 #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
204 #define PIXIS_VBOOT_FMAP	0x80	/* VBOOT - CFG_FLASHMAP */
205 #define PIXIS_VBOOT_FBANK	0x40	/* VBOOT - CFG_FLASHBANK */
206 #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
207 #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
208 #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
209 #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
210 #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40	/* Reset altbank mask*/
211 
212 /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
213 #define CF_BASE			(PIXIS_BASE + PIXIS_SIZE)
214 #define CF_BASE_PHYS		(PIXIS_BASE_PHYS + PIXIS_SIZE)
215 
216 #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
217 #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
218 
219 #undef	CONFIG_SYS_FLASH_CHECKSUM
220 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
221 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
222 #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
223 #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
224 
225 #define CONFIG_FLASH_CFI_DRIVER
226 #define CONFIG_SYS_FLASH_CFI
227 #define CONFIG_SYS_FLASH_EMPTY_INFO
228 
229 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
230 #define CONFIG_SYS_RAMBOOT
231 #else
232 #undef	CONFIG_SYS_RAMBOOT
233 #endif
234 
235 #if defined(CONFIG_SYS_RAMBOOT)
236 #undef CONFIG_SPD_EEPROM
237 #define CONFIG_SYS_SDRAM_SIZE	256
238 #endif
239 
240 #undef CONFIG_CLOCKS_IN_MHZ
241 
242 #define CONFIG_SYS_INIT_RAM_LOCK	1
243 #ifndef CONFIG_SYS_INIT_RAM_LOCK
244 #define CONFIG_SYS_INIT_RAM_ADDR	0x0fd00000	/* Initial RAM address */
245 #else
246 #define CONFIG_SYS_INIT_RAM_ADDR	0xf8400000	/* Initial RAM address */
247 #endif
248 #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
249 
250 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
251 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
252 
253 #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 kB for Mon */
254 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	 /* Reserved for malloc */
255 
256 /* Serial Port */
257 #define CONFIG_CONS_INDEX     1
258 #define CONFIG_SYS_NS16550_SERIAL
259 #define CONFIG_SYS_NS16550_REG_SIZE	1
260 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
261 
262 #define CONFIG_SYS_BAUDRATE_TABLE  \
263 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
264 
265 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
266 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
267 
268 /*
269  * I2C
270  */
271 #define CONFIG_SYS_I2C
272 #define CONFIG_SYS_I2C_FSL
273 #define CONFIG_SYS_FSL_I2C_SPEED	400000
274 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
275 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3100
276 #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
277 
278 /*
279  * RapidIO MMU
280  */
281 #define CONFIG_SYS_SRIO1_MEM_BASE	0x80000000	/* base address */
282 #ifdef CONFIG_PHYS_64BIT
283 #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW	0x00000000
284 #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH  0x0000000c
285 #else
286 #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW	CONFIG_SYS_SRIO1_MEM_BASE
287 #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH  0x00000000
288 #endif
289 #define CONFIG_SYS_SRIO1_MEM_PHYS \
290 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
291 			    CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
292 #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 128M */
293 
294 /*
295  * General PCI
296  * Addresses are mapped 1-1.
297  */
298 
299 #define CONFIG_SYS_PCIE1_NAME		"ULI"
300 #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
301 #ifdef CONFIG_PHYS_64BIT
302 #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
303 #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW	0x00000000
304 #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH	0x0000000c
305 #else
306 #define CONFIG_SYS_PCIE1_MEM_BUS	CONFIG_SYS_PCIE1_MEM_VIRT
307 #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW	CONFIG_SYS_PCIE1_MEM_VIRT
308 #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH	0x00000000
309 #endif
310 #define CONFIG_SYS_PCIE1_MEM_PHYS \
311 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
312 			    CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
313 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
314 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
315 #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
316 #define CONFIG_SYS_PCIE1_IO_PHYS_LOW	CONFIG_SYS_PCIE1_IO_VIRT
317 #define CONFIG_SYS_PCIE1_IO_PHYS \
318 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
319 			    CONFIG_SYS_PHYS_ADDR_HIGH)
320 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64K */
321 
322 #ifdef CONFIG_PHYS_64BIT
323 /*
324  * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
325  * This will increase the amount of PCI address space available for
326  * for mapping RAM.
327  */
328 #define CONFIG_SYS_PCIE2_MEM_BUS	CONFIG_SYS_PCIE1_MEM_BUS
329 #else
330 #define CONFIG_SYS_PCIE2_MEM_BUS	(CONFIG_SYS_PCIE1_MEM_BUS \
331 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
332 #endif
333 #define CONFIG_SYS_PCIE2_MEM_VIRT 	(CONFIG_SYS_PCIE1_MEM_VIRT \
334 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
335 #define CONFIG_SYS_PCIE2_MEM_PHYS_LOW	(CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
336 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
337 #define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH	CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
338 #define CONFIG_SYS_PCIE2_MEM_PHYS	(CONFIG_SYS_PCIE1_MEM_PHYS \
339 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
340 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
341 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
342 #define CONFIG_SYS_PCIE2_IO_VIRT 	(CONFIG_SYS_PCIE1_IO_VIRT \
343 					 + CONFIG_SYS_PCIE1_IO_SIZE)
344 #define CONFIG_SYS_PCIE2_IO_PHYS_LOW	(CONFIG_SYS_PCIE1_IO_PHYS_LOW \
345 					 + CONFIG_SYS_PCIE1_IO_SIZE)
346 #define CONFIG_SYS_PCIE2_IO_PHYS	(CONFIG_SYS_PCIE1_IO_PHYS \
347 					 + CONFIG_SYS_PCIE1_IO_SIZE)
348 #define CONFIG_SYS_PCIE2_IO_SIZE	CONFIG_SYS_PCIE1_IO_SIZE
349 
350 #if defined(CONFIG_PCI)
351 
352 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
353 
354 #define CONFIG_PCI_PNP			/* do pci plug-and-play */
355 
356 #undef CONFIG_EEPRO100
357 #undef CONFIG_TULIP
358 
359 /************************************************************
360  * USB support
361  ************************************************************/
362 #define CONFIG_PCI_OHCI			1
363 #define CONFIG_USB_OHCI_NEW		1
364 #define CONFIG_USB_KEYBOARD		1
365 #define CONFIG_SYS_STDIO_DEREGISTER
366 #define CONFIG_SYS_USB_EVENT_POLL		1
367 #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"ohci_pci"
368 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
369 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
370 
371 /*PCIE video card used*/
372 #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE2_IO_VIRT
373 
374 /*PCI video card used*/
375 /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCIE1_IO_VIRT*/
376 
377 /* video */
378 #define CONFIG_VIDEO
379 
380 #if defined(CONFIG_VIDEO)
381 #define CONFIG_BIOSEMU
382 #define CONFIG_CFB_CONSOLE
383 #define CONFIG_VIDEO_SW_CURSOR
384 #define CONFIG_VGA_AS_SINGLE_DEVICE
385 #define CONFIG_ATI_RADEON_FB
386 #define CONFIG_VIDEO_LOGO
387 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
388 #endif
389 
390 #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
391 
392 #define CONFIG_DOS_PARTITION
393 #define CONFIG_SCSI_AHCI
394 
395 #ifdef CONFIG_SCSI_AHCI
396 #define CONFIG_LIBATA
397 #define CONFIG_SATA_ULI5288
398 #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
399 #define CONFIG_SYS_SCSI_MAX_LUN	1
400 #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
401 #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
402 #endif
403 
404 #endif	/* CONFIG_PCI */
405 
406 #if defined(CONFIG_TSEC_ENET)
407 
408 #define CONFIG_MII		1	/* MII PHY management */
409 
410 #define CONFIG_TSEC1		1
411 #define CONFIG_TSEC1_NAME	"eTSEC1"
412 #define CONFIG_TSEC2		1
413 #define CONFIG_TSEC2_NAME	"eTSEC2"
414 #define CONFIG_TSEC3		1
415 #define CONFIG_TSEC3_NAME	"eTSEC3"
416 #define CONFIG_TSEC4		1
417 #define CONFIG_TSEC4_NAME	"eTSEC4"
418 
419 #define TSEC1_PHY_ADDR		0
420 #define TSEC2_PHY_ADDR		1
421 #define TSEC3_PHY_ADDR		2
422 #define TSEC4_PHY_ADDR		3
423 #define TSEC1_PHYIDX		0
424 #define TSEC2_PHYIDX		0
425 #define TSEC3_PHYIDX		0
426 #define TSEC4_PHYIDX		0
427 #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
428 #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
429 #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
430 #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
431 
432 #define CONFIG_ETHPRIME		"eTSEC1"
433 
434 #endif	/* CONFIG_TSEC_ENET */
435 
436 #ifdef CONFIG_PHYS_64BIT
437 #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
438 #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
439 
440 /* Put physical address into the BAT format */
441 #define BAT_PHYS_ADDR(low, high) \
442 	(low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
443 /* Convert high/low pairs to actual 64-bit value */
444 #define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
445 #else
446 /* 32-bit systems just ignore the "high" bits */
447 #define BAT_PHYS_ADDR(low, high)        (low)
448 #define PAIRED_PHYS_TO_PHYS(low, high)  (low)
449 #endif
450 
451 /*
452  * BAT0		DDR
453  */
454 #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
455 #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
456 
457 /*
458  * BAT1		LBC (PIXIS/CF)
459  */
460 #define CONFIG_SYS_DBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
461 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
462 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
463 				 BATL_GUARDEDSTORAGE)
464 #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_LBC_BASE | BATU_BL_128K \
465 				 | BATU_VS | BATU_VP)
466 #define CONFIG_SYS_IBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
467 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
468 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
469 #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
470 
471 /* if CONFIG_PCI:
472  * BAT2		PCIE1 and PCIE1 MEM
473  * if CONFIG_RIO
474  * BAT2		Rapidio Memory
475  */
476 #ifdef CONFIG_PCI
477 #define CONFIG_PCI_INDIRECT_BRIDGE
478 #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
479 					       CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
480 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
481 				 | BATL_GUARDEDSTORAGE)
482 #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
483 				 | BATU_VS | BATU_VP)
484 #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
485 					       CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
486 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
487 #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
488 #else /* CONFIG_RIO */
489 #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
490 					       CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
491 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
492 				 BATL_GUARDEDSTORAGE)
493 #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
494 				 | BATU_VS | BATU_VP)
495 #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
496 					       CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
497 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
498 #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
499 #endif
500 
501 /*
502  * BAT3		CCSR Space
503  */
504 #define CONFIG_SYS_DBAT3L	(BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
505 					       CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
506 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
507 				 | BATL_GUARDEDSTORAGE)
508 #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
509 				 | BATU_VP)
510 #define CONFIG_SYS_IBAT3L	(BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
511 					       CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
512 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
513 #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
514 
515 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
516 #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
517 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
518 				       | BATL_GUARDEDSTORAGE)
519 #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
520 				       | BATU_BL_1M | BATU_VS | BATU_VP)
521 #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
522 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
523 #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
524 #endif
525 
526 /*
527  * BAT4		PCIE1_IO and PCIE2_IO
528  */
529 #define CONFIG_SYS_DBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
530 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
531 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
532 				 | BATL_GUARDEDSTORAGE)
533 #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
534 				 | BATU_VS | BATU_VP)
535 #define CONFIG_SYS_IBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
536 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
537 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
538 #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
539 
540 /*
541  * BAT5		Init RAM for stack in the CPU DCache (no backing memory)
542  */
543 #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
544 #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
545 #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
546 #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
547 
548 /*
549  * BAT6		FLASH
550  */
551 #define CONFIG_SYS_DBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
552 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
553 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
554 				 | BATL_GUARDEDSTORAGE)
555 #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
556 				 | BATU_VP)
557 #define CONFIG_SYS_IBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
558 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
559 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
560 #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
561 
562 /* Map the last 1M of flash where we're running from reset */
563 #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
564 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
565 #define CONFIG_SYS_DBAT6U_EARLY	(CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
566 #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
567 				 | BATL_MEMCOHERENCE)
568 #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
569 
570 /*
571  * BAT7		FREE - used later for tmp mappings
572  */
573 #define CONFIG_SYS_DBAT7L 0x00000000
574 #define CONFIG_SYS_DBAT7U 0x00000000
575 #define CONFIG_SYS_IBAT7L 0x00000000
576 #define CONFIG_SYS_IBAT7U 0x00000000
577 
578 /*
579  * Environment
580  */
581 #ifndef CONFIG_SYS_RAMBOOT
582     #define CONFIG_ENV_IS_IN_FLASH	1
583     #define CONFIG_ENV_ADDR		\
584 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
585     #define CONFIG_ENV_SECT_SIZE		0x10000	/* 64K(one sector) for env */
586 #else
587     #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
588     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
589 #endif
590 #define CONFIG_ENV_SIZE		0x2000
591 
592 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
593 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
594 
595 /*
596  * BOOTP options
597  */
598 #define CONFIG_BOOTP_BOOTFILESIZE
599 #define CONFIG_BOOTP_BOOTPATH
600 #define CONFIG_BOOTP_GATEWAY
601 #define CONFIG_BOOTP_HOSTNAME
602 
603 /*
604  * Command line configuration.
605  */
606 #define CONFIG_CMD_REGINFO
607 
608 #if defined(CONFIG_PCI)
609     #define CONFIG_CMD_PCI
610     #define CONFIG_SCSI
611 #endif
612 
613 #undef CONFIG_WATCHDOG			/* watchdog disabled */
614 
615 /*
616  * Miscellaneous configurable options
617  */
618 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
619 #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
620 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
621 
622 #if defined(CONFIG_CMD_KGDB)
623     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
624 #else
625     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
626 #endif
627 
628 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
629 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
630 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
631 
632 /*
633  * For booting Linux, the board info and command line data
634  * have to be in the first 8 MB of memory, since this is
635  * the maximum mapped by the Linux kernel during initialization.
636  */
637 #define CONFIG_SYS_BOOTMAPSZ	(256 << 20)	/* Initial Memory map for Linux*/
638 #define CONFIG_SYS_BOOTM_LEN	(256 << 20)	/* Increase max gunzip size */
639 
640 #if defined(CONFIG_CMD_KGDB)
641     #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
642 #endif
643 
644 /*
645  * Environment Configuration
646  */
647 
648 #define CONFIG_HAS_ETH0		1
649 #define CONFIG_HAS_ETH1		1
650 #define CONFIG_HAS_ETH2		1
651 #define CONFIG_HAS_ETH3		1
652 
653 #define CONFIG_IPADDR		192.168.1.100
654 
655 #define CONFIG_HOSTNAME		unknown
656 #define CONFIG_ROOTPATH		"/opt/nfsroot"
657 #define CONFIG_BOOTFILE		"uImage"
658 #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
659 
660 #define CONFIG_SERVERIP		192.168.1.1
661 #define CONFIG_GATEWAYIP	192.168.1.1
662 #define CONFIG_NETMASK		255.255.255.0
663 
664 /* default location for tftp and bootm */
665 #define CONFIG_LOADADDR		0x10000000
666 
667 #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
668 
669 #define CONFIG_BAUDRATE	115200
670 
671 #define	CONFIG_EXTRA_ENV_SETTINGS					\
672 	"netdev=eth0\0"							\
673 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
674 	"tftpflash=tftpboot $loadaddr $uboot; "				\
675 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
676 			" +$filesize; "	\
677 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
678 			" +$filesize; "	\
679 		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
680 			" $filesize; "	\
681 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
682 			" +$filesize; "	\
683 		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
684 			" $filesize\0"	\
685 	"consoledev=ttyS0\0"						\
686 	"ramdiskaddr=0x18000000\0"						\
687 	"ramdiskfile=your.ramdisk.u-boot\0"				\
688 	"fdtaddr=0x17c00000\0"						\
689 	"fdtfile=mpc8641_hpcn.dtb\0"					\
690 	"en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0"			\
691 	"dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
692 	"maxcpus=2"
693 
694 #define CONFIG_NFSBOOTCOMMAND						\
695 	"setenv bootargs root=/dev/nfs rw "				\
696 	      "nfsroot=$serverip:$rootpath "				\
697 	      "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
698 	      "console=$consoledev,$baudrate $othbootargs;"		\
699 	"tftp $loadaddr $bootfile;"					\
700 	"tftp $fdtaddr $fdtfile;"					\
701 	"bootm $loadaddr - $fdtaddr"
702 
703 #define CONFIG_RAMBOOTCOMMAND						\
704 	"setenv bootargs root=/dev/ram rw "				\
705 	      "console=$consoledev,$baudrate $othbootargs;"		\
706 	"tftp $ramdiskaddr $ramdiskfile;"				\
707 	"tftp $loadaddr $bootfile;"					\
708 	"tftp $fdtaddr $fdtfile;"					\
709 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
710 
711 #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
712 
713 #endif	/* __CONFIG_H */
714