1 /* 2 * Copyright 2006, 2010-2011 Freescale Semiconductor. 3 * 4 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) 5 * 6 * See file CREDITS for list of people who contributed to this 7 * project. 8 * 9 * This program is free software; you can redistribute it and/or 10 * modify it under the terms of the GNU General Public License as 11 * published by the Free Software Foundation; either version 2 of 12 * the License, or (at your option) any later version. 13 * 14 * This program is distributed in the hope that it will be useful, 15 * but WITHOUT ANY WARRANTY; without even the implied warranty of 16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17 * GNU General Public License for more details. 18 * 19 * You should have received a copy of the GNU General Public License 20 * along with this program; if not, write to the Free Software 21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22 * MA 02111-1307 USA 23 */ 24 25 /* 26 * MPC8641HPCN board configuration file 27 * 28 * Make sure you change the MAC address and other network params first, 29 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 30 */ 31 32 #ifndef __CONFIG_H 33 #define __CONFIG_H 34 35 /* High Level Configuration Options */ 36 #define CONFIG_MPC86xx 1 /* MPC86xx */ 37 #define CONFIG_MPC8641 1 /* MPC8641 specific */ 38 #define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */ 39 #define CONFIG_MP 1 /* support multiple processors */ 40 #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 41 /*#define CONFIG_PHYS_64BIT 1*/ /* Place devices in 36-bit space */ 42 #define CONFIG_ADDR_MAP 1 /* Use addr map */ 43 44 /* 45 * default CCSRBAR is at 0xff700000 46 * assume U-Boot is less than 0.5MB 47 */ 48 #define CONFIG_SYS_TEXT_BASE 0xeff00000 49 50 #ifdef RUN_DIAG 51 #define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE 52 #endif 53 54 /* 55 * virtual address to be used for temporary mappings. There 56 * should be 128k free at this VA. 57 */ 58 #define CONFIG_SYS_SCRATCH_VA 0xe0000000 59 60 #define CONFIG_SYS_SRIO 61 #define CONFIG_SRIO1 /* SRIO port 1 */ 62 63 #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 64 #define CONFIG_PCIE1 1 /* PCIE controler 1 (ULI bridge) */ 65 #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot) */ 66 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 67 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 68 #define CONFIG_FSL_LAW 1 /* Use common FSL law init code */ 69 70 #define CONFIG_TSEC_ENET /* tsec ethernet support */ 71 #define CONFIG_ENV_OVERWRITE 72 73 #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ 74 #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */ 75 #define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */ 76 77 #define CONFIG_ALTIVEC 1 78 79 /* 80 * L2CR setup -- make sure this is right for your board! 81 */ 82 #define CONFIG_SYS_L2 83 #define L2_INIT 0 84 #define L2_ENABLE (L2CR_L2E) 85 86 #ifndef CONFIG_SYS_CLK_FREQ 87 #ifndef __ASSEMBLY__ 88 extern unsigned long get_board_sys_clk(unsigned long dummy); 89 #endif 90 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 91 #endif 92 93 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 94 #define CONFIG_SYS_MEMTEST_END 0x00400000 95 96 /* 97 * With the exception of PCI Memory and Rapid IO, most devices will simply 98 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA 99 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0. 100 */ 101 #ifdef CONFIG_PHYS_64BIT 102 #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f00000000ULL 103 #else 104 #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0 105 #endif 106 107 /* 108 * Base addresses -- Note these are effective addresses where the 109 * actual resources get mapped (not physical addresses) 110 */ 111 #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 112 #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */ 113 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 114 115 /* Physical addresses */ 116 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 117 #ifdef CONFIG_PHYS_64BIT 118 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0xf 119 #define CONFIG_SYS_CCSRBAR_PHYS (CONFIG_SYS_CCSRBAR_PHYS_LOW \ 120 | ((u64)CONFIG_SYS_CCSRBAR_PHYS_HIGH << 32)) 121 #else 122 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 123 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW 124 #endif 125 126 #define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */ 127 128 /* 129 * DDR Setup 130 */ 131 #define CONFIG_FSL_DDR2 132 #undef CONFIG_FSL_DDR_INTERACTIVE 133 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 134 #define CONFIG_DDR_SPD 135 136 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 137 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 138 139 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 140 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 141 #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 142 #define CONFIG_VERY_BIG_RAM 143 144 #define CONFIG_NUM_DDR_CONTROLLERS 2 145 #define CONFIG_DIMM_SLOTS_PER_CTLR 2 146 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 147 148 /* 149 * I2C addresses of SPD EEPROMs 150 */ 151 #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 152 #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */ 153 #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */ 154 #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */ 155 156 157 /* 158 * These are used when DDR doesn't use SPD. 159 */ 160 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 161 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 162 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ 163 #define CONFIG_SYS_DDR_TIMING_3 0x00000000 164 #define CONFIG_SYS_DDR_TIMING_0 0x00260802 165 #define CONFIG_SYS_DDR_TIMING_1 0x39357322 166 #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 167 #define CONFIG_SYS_DDR_MODE_1 0x00480432 168 #define CONFIG_SYS_DDR_MODE_2 0x00000000 169 #define CONFIG_SYS_DDR_INTERVAL 0x06090100 170 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 171 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 172 #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 173 #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 174 #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ 175 #define CONFIG_SYS_DDR_CONTROL2 0x04400000 176 177 #define CONFIG_ID_EEPROM 178 #define CONFIG_SYS_I2C_EEPROM_NXID 179 #define CONFIG_ID_EEPROM 180 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 181 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 182 183 #define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */ 184 #define CONFIG_SYS_FLASH_BASE_PHYS (CONFIG_SYS_FLASH_BASE \ 185 | CONFIG_SYS_PHYS_ADDR_HIGH) 186 187 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 188 189 #define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 190 | 0x00001001) /* port size 16bit */ 191 #define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/ 192 193 #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \ 194 | 0x00001001) /* port size 16bit */ 195 #define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */ 196 197 #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \ 198 | 0x00000801) /* port size 8bit */ 199 #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/ 200 201 /* 202 * The LBC_BASE is the base of the region that contains the PIXIS and the CF. 203 * The PIXIS and CF by themselves aren't large enough to take up the 128k 204 * required for the smallest BAT mapping, so there's a 64k hole. 205 */ 206 #define CONFIG_SYS_LBC_BASE 0xffde0000 207 #define CONFIG_SYS_LBC_BASE_PHYS (CONFIG_SYS_LBC_BASE \ 208 | CONFIG_SYS_PHYS_ADDR_HIGH) 209 210 #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 211 #define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000) 212 #define PIXIS_BASE_PHYS (CONFIG_SYS_LBC_BASE_PHYS + 0x00010000) 213 #define PIXIS_SIZE 0x00008000 /* 32k */ 214 #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 215 #define PIXIS_VER 0x1 /* Board version at offset 1 */ 216 #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 217 #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 218 #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */ 219 #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 220 #define PIXIS_VCTL 0x10 /* VELA Control Register */ 221 #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 222 #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 223 #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 224 #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */ 225 #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */ 226 #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 227 #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 228 #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 229 #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 230 #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/ 231 232 /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */ 233 #define CF_BASE (PIXIS_BASE + PIXIS_SIZE) 234 #define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE) 235 236 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 237 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 238 239 #undef CONFIG_SYS_FLASH_CHECKSUM 240 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 241 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 242 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 243 #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ 244 245 #define CONFIG_FLASH_CFI_DRIVER 246 #define CONFIG_SYS_FLASH_CFI 247 #define CONFIG_SYS_FLASH_EMPTY_INFO 248 249 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 250 #define CONFIG_SYS_RAMBOOT 251 #else 252 #undef CONFIG_SYS_RAMBOOT 253 #endif 254 255 #if defined(CONFIG_SYS_RAMBOOT) 256 #undef CONFIG_SPD_EEPROM 257 #define CONFIG_SYS_SDRAM_SIZE 256 258 #endif 259 260 #undef CONFIG_CLOCKS_IN_MHZ 261 262 #define CONFIG_SYS_INIT_RAM_LOCK 1 263 #ifndef CONFIG_SYS_INIT_RAM_LOCK 264 #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ 265 #else 266 #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ 267 #endif 268 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 269 270 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 271 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 272 273 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 274 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 275 276 /* Serial Port */ 277 #define CONFIG_CONS_INDEX 1 278 #define CONFIG_SYS_NS16550 279 #define CONFIG_SYS_NS16550_SERIAL 280 #define CONFIG_SYS_NS16550_REG_SIZE 1 281 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 282 283 #define CONFIG_SYS_BAUDRATE_TABLE \ 284 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 285 286 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 287 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 288 289 /* Use the HUSH parser */ 290 #define CONFIG_SYS_HUSH_PARSER 291 #ifdef CONFIG_SYS_HUSH_PARSER 292 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 293 #endif 294 295 /* 296 * Pass open firmware flat tree to kernel 297 */ 298 #define CONFIG_OF_LIBFDT 1 299 #define CONFIG_OF_BOARD_SETUP 1 300 #define CONFIG_OF_STDOUT_VIA_ALIAS 1 301 302 /* 303 * I2C 304 */ 305 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 306 #define CONFIG_HARD_I2C /* I2C with hardware support*/ 307 #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 308 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 309 #define CONFIG_SYS_I2C_SLAVE 0x7F 310 #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 311 #define CONFIG_SYS_I2C_OFFSET 0x3100 312 313 /* 314 * RapidIO MMU 315 */ 316 #define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */ 317 #ifdef CONFIG_PHYS_64BIT 318 #define CONFIG_SYS_SRIO1_MEM_PHYS 0x0000000c00000000ULL 319 #else 320 #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BASE 321 #endif 322 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */ 323 324 /* 325 * General PCI 326 * Addresses are mapped 1-1. 327 */ 328 329 #define CONFIG_SYS_PCIE1_NAME "ULI" 330 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 331 #ifdef CONFIG_PHYS_64BIT 332 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 333 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x0000000c00000000ULL 334 #else 335 #define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT 336 #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_VIRT 337 #endif 338 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 339 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 340 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 341 #define CONFIG_SYS_PCIE1_IO_PHYS (CONFIG_SYS_PCIE1_IO_VIRT \ 342 | CONFIG_SYS_PHYS_ADDR_HIGH) 343 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */ 344 345 #ifdef CONFIG_PHYS_64BIT 346 /* 347 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT. 348 * This will increase the amount of PCI address space available for 349 * for mapping RAM. 350 */ 351 #define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS 352 #else 353 #define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \ 354 + CONFIG_SYS_PCIE1_MEM_SIZE) 355 #endif 356 #define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \ 357 + CONFIG_SYS_PCIE1_MEM_SIZE) 358 #define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \ 359 + CONFIG_SYS_PCIE1_MEM_SIZE) 360 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 361 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 362 #define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \ 363 + CONFIG_SYS_PCIE1_IO_SIZE) 364 #define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \ 365 + CONFIG_SYS_PCIE1_IO_SIZE) 366 #define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE 367 368 #if defined(CONFIG_PCI) 369 370 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 371 372 #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE 373 374 #define CONFIG_NET_MULTI 375 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 376 377 #define CONFIG_RTL8139 378 379 #undef CONFIG_EEPRO100 380 #undef CONFIG_TULIP 381 382 /************************************************************ 383 * USB support 384 ************************************************************/ 385 #define CONFIG_PCI_OHCI 1 386 #define CONFIG_USB_OHCI_NEW 1 387 #define CONFIG_USB_KEYBOARD 1 388 #define CONFIG_SYS_STDIO_DEREGISTER 389 #define CONFIG_SYS_USB_EVENT_POLL 1 390 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 391 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 392 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 393 394 /*PCIE video card used*/ 395 #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT 396 397 /*PCI video card used*/ 398 /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/ 399 400 /* video */ 401 #define CONFIG_VIDEO 402 403 #if defined(CONFIG_VIDEO) 404 #define CONFIG_BIOSEMU 405 #define CONFIG_CFB_CONSOLE 406 #define CONFIG_VIDEO_SW_CURSOR 407 #define CONFIG_VGA_AS_SINGLE_DEVICE 408 #define CONFIG_ATI_RADEON_FB 409 #define CONFIG_VIDEO_LOGO 410 /*#define CONFIG_CONSOLE_CURSOR*/ 411 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT 412 #endif 413 414 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 415 416 #define CONFIG_DOS_PARTITION 417 #define CONFIG_SCSI_AHCI 418 419 #ifdef CONFIG_SCSI_AHCI 420 #define CONFIG_SATA_ULI5288 421 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 422 #define CONFIG_SYS_SCSI_MAX_LUN 1 423 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 424 #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 425 #endif 426 427 #endif /* CONFIG_PCI */ 428 429 #if defined(CONFIG_TSEC_ENET) 430 431 #ifndef CONFIG_NET_MULTI 432 #define CONFIG_NET_MULTI 1 433 #endif 434 435 #define CONFIG_MII 1 /* MII PHY management */ 436 437 #define CONFIG_TSEC1 1 438 #define CONFIG_TSEC1_NAME "eTSEC1" 439 #define CONFIG_TSEC2 1 440 #define CONFIG_TSEC2_NAME "eTSEC2" 441 #define CONFIG_TSEC3 1 442 #define CONFIG_TSEC3_NAME "eTSEC3" 443 #define CONFIG_TSEC4 1 444 #define CONFIG_TSEC4_NAME "eTSEC4" 445 446 #define TSEC1_PHY_ADDR 0 447 #define TSEC2_PHY_ADDR 1 448 #define TSEC3_PHY_ADDR 2 449 #define TSEC4_PHY_ADDR 3 450 #define TSEC1_PHYIDX 0 451 #define TSEC2_PHYIDX 0 452 #define TSEC3_PHYIDX 0 453 #define TSEC4_PHYIDX 0 454 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 455 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 456 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 457 #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 458 459 #define CONFIG_ETHPRIME "eTSEC1" 460 461 #endif /* CONFIG_TSEC_ENET */ 462 463 /* Contort an addr into the format needed for BATs */ 464 #ifdef CONFIG_PHYS_64BIT 465 #define BAT_PHYS_ADDR(x) ((unsigned long) \ 466 ((x & 0x00000000ffffffffULL) | \ 467 ((x & 0x0000000e00000000ULL) >> 24) | \ 468 ((x & 0x0000000100000000ULL) >> 30))) 469 #else 470 #define BAT_PHYS_ADDR(x) (x) 471 #endif 472 473 474 /* Put high physical address bits into the BAT format */ 475 #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8) 476 #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2) 477 478 /* 479 * BAT0 DDR 480 */ 481 #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 482 #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 483 484 /* 485 * BAT1 LBC (PIXIS/CF) 486 */ 487 #define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \ 488 | BATL_PP_RW | BATL_CACHEINHIBIT | \ 489 BATL_GUARDEDSTORAGE) 490 #define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \ 491 | BATU_VS | BATU_VP) 492 #define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \ 493 | BATL_PP_RW | BATL_MEMCOHERENCE) 494 #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 495 496 /* if CONFIG_PCI: 497 * BAT2 PCIE1 and PCIE1 MEM 498 * if CONFIG_RIO 499 * BAT2 Rapidio Memory 500 */ 501 #ifdef CONFIG_PCI 502 #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS) \ 503 | BATL_PP_RW | BATL_CACHEINHIBIT \ 504 | BATL_GUARDEDSTORAGE) 505 #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \ 506 | BATU_VS | BATU_VP) 507 #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS) \ 508 | BATL_PP_RW | BATL_CACHEINHIBIT) 509 #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 510 #else /* CONFIG_RIO */ 511 #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS) \ 512 | BATL_PP_RW | BATL_CACHEINHIBIT | \ 513 BATL_GUARDEDSTORAGE) 514 #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \ 515 | BATU_VS | BATU_VP) 516 #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS) \ 517 | BATL_PP_RW | BATL_CACHEINHIBIT) 518 519 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_SRIO1_MEM_PHYS | BATL_PP_RW \ 520 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 521 #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP) 522 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_SRIO1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 523 #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 524 #endif 525 526 /* 527 * BAT3 CCSR Space 528 * This BAT is used early; don't use any macros with ULL - use HIGH/LOW pairs 529 * instead. The assembler chokes on ULL. 530 */ 531 #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \ 532 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ 533 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ 534 | BATL_PP_RW | BATL_CACHEINHIBIT \ 535 | BATL_GUARDEDSTORAGE) 536 #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \ 537 | BATU_VP) 538 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \ 539 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ 540 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ 541 | BATL_PP_RW | BATL_CACHEINHIBIT) 542 #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 543 544 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) 545 #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 546 | BATL_PP_RW | BATL_CACHEINHIBIT \ 547 | BATL_GUARDEDSTORAGE) 548 #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ 549 | BATU_BL_1M | BATU_VS | BATU_VP) 550 #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 551 | BATL_PP_RW | BATL_CACHEINHIBIT) 552 #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU 553 #endif 554 555 /* 556 * BAT4 PCIE1_IO and PCIE2_IO 557 */ 558 #define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS) \ 559 | BATL_PP_RW | BATL_CACHEINHIBIT \ 560 | BATL_GUARDEDSTORAGE) 561 #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \ 562 | BATU_VS | BATU_VP) 563 #define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS) \ 564 | BATL_PP_RW | BATL_CACHEINHIBIT) 565 #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 566 567 /* 568 * BAT5 Init RAM for stack in the CPU DCache (no backing memory) 569 */ 570 #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 571 #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 572 #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 573 #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 574 575 /* 576 * BAT6 FLASH 577 */ 578 #define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 579 | BATL_PP_RW | BATL_CACHEINHIBIT \ 580 | BATL_GUARDEDSTORAGE) 581 #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \ 582 | BATU_VP) 583 #define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 584 | BATL_PP_RW | BATL_MEMCOHERENCE) 585 #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 586 587 /* Map the last 1M of flash where we're running from reset */ 588 #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 589 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 590 #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 591 #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 592 | BATL_MEMCOHERENCE) 593 #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY 594 595 /* 596 * BAT7 FREE - used later for tmp mappings 597 */ 598 #define CONFIG_SYS_DBAT7L 0x00000000 599 #define CONFIG_SYS_DBAT7U 0x00000000 600 #define CONFIG_SYS_IBAT7L 0x00000000 601 #define CONFIG_SYS_IBAT7U 0x00000000 602 603 /* 604 * Environment 605 */ 606 #ifndef CONFIG_SYS_RAMBOOT 607 #define CONFIG_ENV_IS_IN_FLASH 1 608 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000) 609 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 610 #else 611 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 612 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 613 #endif 614 #define CONFIG_ENV_SIZE 0x2000 615 616 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 617 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 618 619 620 /* 621 * BOOTP options 622 */ 623 #define CONFIG_BOOTP_BOOTFILESIZE 624 #define CONFIG_BOOTP_BOOTPATH 625 #define CONFIG_BOOTP_GATEWAY 626 #define CONFIG_BOOTP_HOSTNAME 627 628 629 /* 630 * Command line configuration. 631 */ 632 #include <config_cmd_default.h> 633 634 #define CONFIG_CMD_PING 635 #define CONFIG_CMD_I2C 636 #define CONFIG_CMD_REGINFO 637 638 #if defined(CONFIG_SYS_RAMBOOT) 639 #undef CONFIG_CMD_SAVEENV 640 #endif 641 642 #if defined(CONFIG_PCI) 643 #define CONFIG_CMD_PCI 644 #define CONFIG_CMD_SCSI 645 #define CONFIG_CMD_EXT2 646 #define CONFIG_CMD_USB 647 #endif 648 649 650 #undef CONFIG_WATCHDOG /* watchdog disabled */ 651 652 /* 653 * Miscellaneous configurable options 654 */ 655 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 656 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 657 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 658 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 659 660 #if defined(CONFIG_CMD_KGDB) 661 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 662 #else 663 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 664 #endif 665 666 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 667 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 668 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 669 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 670 671 /* 672 * For booting Linux, the board info and command line data 673 * have to be in the first 8 MB of memory, since this is 674 * the maximum mapped by the Linux kernel during initialization. 675 */ 676 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 677 678 #if defined(CONFIG_CMD_KGDB) 679 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 680 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 681 #endif 682 683 /* 684 * Environment Configuration 685 */ 686 687 /* The mac addresses for all ethernet interface */ 688 #if defined(CONFIG_TSEC_ENET) 689 #define CONFIG_ETHADDR 00:E0:0C:00:00:01 690 #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 691 #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 692 #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 693 #endif 694 695 #define CONFIG_HAS_ETH0 1 696 #define CONFIG_HAS_ETH1 1 697 #define CONFIG_HAS_ETH2 1 698 #define CONFIG_HAS_ETH3 1 699 700 #define CONFIG_IPADDR 192.168.1.100 701 702 #define CONFIG_HOSTNAME unknown 703 #define CONFIG_ROOTPATH /opt/nfsroot 704 #define CONFIG_BOOTFILE uImage 705 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 706 707 #define CONFIG_SERVERIP 192.168.1.1 708 #define CONFIG_GATEWAYIP 192.168.1.1 709 #define CONFIG_NETMASK 255.255.255.0 710 711 /* default location for tftp and bootm */ 712 #define CONFIG_LOADADDR 1000000 713 714 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 715 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 716 717 #define CONFIG_BAUDRATE 115200 718 719 #define CONFIG_EXTRA_ENV_SETTINGS \ 720 "netdev=eth0\0" \ 721 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 722 "tftpflash=tftpboot $loadaddr $uboot; " \ 723 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 724 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 725 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \ 726 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 727 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \ 728 "consoledev=ttyS0\0" \ 729 "ramdiskaddr=2000000\0" \ 730 "ramdiskfile=your.ramdisk.u-boot\0" \ 731 "fdtaddr=c00000\0" \ 732 "fdtfile=mpc8641_hpcn.dtb\0" \ 733 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \ 734 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \ 735 "maxcpus=2" 736 737 738 #define CONFIG_NFSBOOTCOMMAND \ 739 "setenv bootargs root=/dev/nfs rw " \ 740 "nfsroot=$serverip:$rootpath " \ 741 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 742 "console=$consoledev,$baudrate $othbootargs;" \ 743 "tftp $loadaddr $bootfile;" \ 744 "tftp $fdtaddr $fdtfile;" \ 745 "bootm $loadaddr - $fdtaddr" 746 747 #define CONFIG_RAMBOOTCOMMAND \ 748 "setenv bootargs root=/dev/ram rw " \ 749 "console=$consoledev,$baudrate $othbootargs;" \ 750 "tftp $ramdiskaddr $ramdiskfile;" \ 751 "tftp $loadaddr $bootfile;" \ 752 "tftp $fdtaddr $fdtfile;" \ 753 "bootm $loadaddr $ramdiskaddr $fdtaddr" 754 755 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 756 757 #endif /* __CONFIG_H */ 758