1 /*
2  * Copyright 2006 Freescale Semiconductor.
3  *
4  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5  *
6  * See file CREDITS for list of people who contributed to this
7  * project.
8  *
9  * This program is free software; you can redistribute it and/or
10  * modify it under the terms of the GNU General Public License as
11  * published by the Free Software Foundation; either version 2 of
12  * the License, or (at your option) any later version.
13  *
14  * This program is distributed in the hope that it will be useful,
15  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
17  * GNU General Public License for more details.
18  *
19  * You should have received a copy of the GNU General Public License
20  * along with this program; if not, write to the Free Software
21  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22  * MA 02111-1307 USA
23  */
24 
25 /*
26  * MPC8641HPCN board configuration file
27  *
28  * Make sure you change the MAC address and other network params first,
29  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30  */
31 
32 #ifndef __CONFIG_H
33 #define __CONFIG_H
34 
35 /* High Level Configuration Options */
36 #define CONFIG_MPC86xx		1	/* MPC86xx */
37 #define CONFIG_MPC8641		1	/* MPC8641 specific */
38 #define CONFIG_MPC8641HPCN	1	/* MPC8641HPCN board specific */
39 #define CONFIG_MP		1	/* support multiple processors */
40 #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
41 /*#define CONFIG_PHYS_64BIT	1*/	/* Place devices in 36-bit space */
42 #define CONFIG_ADDR_MAP		1	/* Use addr map */
43 
44 #ifdef RUN_DIAG
45 #define CONFIG_SYS_DIAG_ADDR	     CONFIG_SYS_FLASH_BASE
46 #endif
47 
48 /*
49  * virtual address to be used for temporary mappings.  There
50  * should be 128k free at this VA.
51  */
52 #define CONFIG_SYS_SCRATCH_VA	0xe0000000
53 
54 /*
55  * set this to enable Rapid IO.  PCI and RIO are mutually exclusive
56  */
57 /*#define CONFIG_RIO		1*/
58 
59 #ifndef CONFIG_RIO			/* RIO/PCI are mutually exclusive */
60 #define CONFIG_PCI		1	/* Enable PCI/PCIE */
61 #define CONFIG_PCI1		1	/* PCIE controler 1 (ULI bridge) */
62 #define CONFIG_PCI2		1	/* PCIE controler 2 (slot) */
63 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
64 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
65 #endif
66 #define CONFIG_FSL_LAW		1	/* Use common FSL law init code */
67 
68 #define CONFIG_TSEC_ENET		/* tsec ethernet support */
69 #define CONFIG_ENV_OVERWRITE
70 
71 #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
72 #define CONFIG_SYS_NUM_ADDR_MAP 8	/* Number of addr map slots = 8 dbats */
73 
74 #define CONFIG_ALTIVEC		1
75 
76 /*
77  * L2CR setup -- make sure this is right for your board!
78  */
79 #define CONFIG_SYS_L2
80 #define L2_INIT		0
81 #define L2_ENABLE	(L2CR_L2E)
82 
83 #ifndef CONFIG_SYS_CLK_FREQ
84 #ifndef __ASSEMBLY__
85 extern unsigned long get_board_sys_clk(unsigned long dummy);
86 #endif
87 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
88 #endif
89 
90 #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
91 
92 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
93 #define CONFIG_SYS_MEMTEST_END		0x00400000
94 
95 /*
96  * With the exception of PCI Memory and Rapid IO, most devices will simply
97  * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
98  * when 36-bit is enabled.  When 36-bit is not enabled, these bits are 0.
99  */
100 #ifdef CONFIG_PHYS_64BIT
101 #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f00000000ULL
102 #else
103 #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0
104 #endif
105 
106 /*
107  * Base addresses -- Note these are effective addresses where the
108  * actual resources get mapped (not physical addresses)
109  */
110 #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
111 #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
112 #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
113 
114 /* Physical addresses */
115 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
116 #ifdef CONFIG_PHYS_64BIT
117 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0xf
118 #define CONFIG_SYS_CCSRBAR_PHYS		(CONFIG_SYS_CCSRBAR_PHYS_LOW \
119 					 | ((u64)CONFIG_SYS_CCSRBAR_PHYS_HIGH << 32))
120 #else
121 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0x0
122 #define CONFIG_SYS_CCSRBAR_PHYS		CONFIG_SYS_CCSRBAR_PHYS_LOW
123 #endif
124 
125 #define CONFIG_SYS_PCI1_ADDR		(CONFIG_SYS_CCSRBAR+0x8000)
126 #define CONFIG_SYS_PCI2_ADDR		(CONFIG_SYS_CCSRBAR+0x9000)
127 
128 /*
129  * DDR Setup
130  */
131 #define CONFIG_FSL_DDR2
132 #undef CONFIG_FSL_DDR_INTERACTIVE
133 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
134 #define CONFIG_DDR_SPD
135 
136 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
137 #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
138 
139 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
140 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
141 #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
142 #define CONFIG_VERY_BIG_RAM
143 
144 #define CONFIG_NUM_DDR_CONTROLLERS	2
145 #define CONFIG_DIMM_SLOTS_PER_CTLR	2
146 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
147 
148 /*
149  * I2C addresses of SPD EEPROMs
150  */
151 #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
152 #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 0 DIMM 1 */
153 #define SPD_EEPROM_ADDRESS3	0x53	/* CTLR 1 DIMM 0 */
154 #define SPD_EEPROM_ADDRESS4	0x54	/* CTLR 1 DIMM 1 */
155 
156 
157 /*
158  * These are used when DDR doesn't use SPD.
159  */
160 #define CONFIG_SYS_SDRAM_SIZE		256		/* DDR is 256MB */
161 #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
162 #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102      /* Enable, no interleaving */
163 #define CONFIG_SYS_DDR_TIMING_3	0x00000000
164 #define CONFIG_SYS_DDR_TIMING_0	0x00260802
165 #define CONFIG_SYS_DDR_TIMING_1	0x39357322
166 #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
167 #define CONFIG_SYS_DDR_MODE_1		0x00480432
168 #define CONFIG_SYS_DDR_MODE_2		0x00000000
169 #define CONFIG_SYS_DDR_INTERVAL	0x06090100
170 #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
171 #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
172 #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
173 #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
174 #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
175 #define CONFIG_SYS_DDR_CONTROL2	0x04400000
176 
177 #define CONFIG_ID_EEPROM
178 #define CONFIG_SYS_I2C_EEPROM_NXID
179 #define CONFIG_ID_EEPROM
180 #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
181 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
182 
183 #define CONFIG_SYS_FLASH_BASE		0xef800000     /* start of FLASH 8M */
184 #define CONFIG_SYS_FLASH_BASE_PHYS	(CONFIG_SYS_FLASH_BASE \
185 					 | CONFIG_SYS_PHYS_ADDR_HIGH)
186 
187 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
188 
189 #define CONFIG_SYS_BR0_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
190 				 | 0x00001001)	/* port size 16bit */
191 #define CONFIG_SYS_OR0_PRELIM	0xff806ff7	/* 8MB Boot Flash area*/
192 
193 #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(CF_BASE_PHYS)		\
194 				 | 0x00001001)	/* port size 16bit */
195 #define CONFIG_SYS_OR2_PRELIM	0xffffeff7	/* 32k Compact Flash */
196 
197 #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS)	\
198 				 | 0x00000801) /* port size 8bit */
199 #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32k PIXIS area*/
200 
201 /*
202  * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
203  * The PIXIS and CF by themselves aren't large enough to take up the 128k
204  * required for the smallest BAT mapping, so there's a 64k hole.
205  */
206 #define CONFIG_SYS_LBC_BASE		0xffde0000
207 #define CONFIG_SYS_LBC_BASE_PHYS	(CONFIG_SYS_LBC_BASE \
208 					 | CONFIG_SYS_PHYS_ADDR_HIGH)
209 
210 #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
211 #define PIXIS_BASE		(CONFIG_SYS_LBC_BASE + 0x00010000)
212 #define PIXIS_BASE_PHYS 	(CONFIG_SYS_LBC_BASE_PHYS + 0x00010000)
213 #define PIXIS_SIZE		0x00008000	/* 32k */
214 #define PIXIS_ID		0x0	/* Board ID at offset 0 */
215 #define PIXIS_VER		0x1	/* Board version at offset 1 */
216 #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
217 #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
218 #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch register */
219 #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
220 #define PIXIS_VCTL		0x10	/* VELA Control Register */
221 #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
222 #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
223 #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
224 #define PIXIS_VBOOT_FMAP	0x80	/* VBOOT - CFG_FLASHMAP */
225 #define PIXIS_VBOOT_FBANK	0x40	/* VBOOT - CFG_FLASHBANK */
226 #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
227 #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
228 #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
229 #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
230 #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40	/* Reset altbank mask*/
231 
232 /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
233 #define CF_BASE			(PIXIS_BASE + PIXIS_SIZE)
234 #define CF_BASE_PHYS		(PIXIS_BASE_PHYS + PIXIS_SIZE)
235 
236 #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
237 #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
238 
239 #undef	CONFIG_SYS_FLASH_CHECKSUM
240 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
241 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
242 #define CONFIG_SYS_MONITOR_BASE		TEXT_BASE	/* start of monitor */
243 #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
244 
245 #define CONFIG_FLASH_CFI_DRIVER
246 #define CONFIG_SYS_FLASH_CFI
247 #define CONFIG_SYS_FLASH_EMPTY_INFO
248 
249 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
250 #define CONFIG_SYS_RAMBOOT
251 #else
252 #undef	CONFIG_SYS_RAMBOOT
253 #endif
254 
255 #if defined(CONFIG_SYS_RAMBOOT)
256 #undef CONFIG_SPD_EEPROM
257 #define CONFIG_SYS_SDRAM_SIZE	256
258 #endif
259 
260 #undef CONFIG_CLOCKS_IN_MHZ
261 
262 #define CONFIG_SYS_INIT_RAM_LOCK	1
263 #ifndef CONFIG_SYS_INIT_RAM_LOCK
264 #define CONFIG_SYS_INIT_RAM_ADDR	0x0fd00000	/* Initial RAM address */
265 #else
266 #define CONFIG_SYS_INIT_RAM_ADDR	0xf8400000	/* Initial RAM address */
267 #endif
268 #define CONFIG_SYS_INIT_RAM_END	0x4000		/* End of used area in RAM */
269 
270 #define CONFIG_SYS_GBL_DATA_SIZE	128		/* num bytes initial data */
271 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
272 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
273 
274 #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)	/* Reserve 256 kB for Mon */
275 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	 /* Reserved for malloc */
276 
277 /* Serial Port */
278 #define CONFIG_CONS_INDEX     1
279 #undef	CONFIG_SERIAL_SOFTWARE_FIFO
280 #define CONFIG_SYS_NS16550
281 #define CONFIG_SYS_NS16550_SERIAL
282 #define CONFIG_SYS_NS16550_REG_SIZE	1
283 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
284 
285 #define CONFIG_SYS_BAUDRATE_TABLE  \
286 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
287 
288 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
289 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
290 
291 /* Use the HUSH parser */
292 #define CONFIG_SYS_HUSH_PARSER
293 #ifdef	CONFIG_SYS_HUSH_PARSER
294 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
295 #endif
296 
297 /*
298  * Pass open firmware flat tree to kernel
299  */
300 #define CONFIG_OF_LIBFDT		1
301 #define CONFIG_OF_BOARD_SETUP		1
302 #define CONFIG_OF_STDOUT_VIA_ALIAS	1
303 
304 
305 #define CONFIG_SYS_64BIT_VSPRINTF	1
306 #define CONFIG_SYS_64BIT_STRTOUL	1
307 
308 /*
309  * I2C
310  */
311 #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
312 #define CONFIG_HARD_I2C		/* I2C with hardware support*/
313 #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
314 #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
315 #define CONFIG_SYS_I2C_SLAVE		0x7F
316 #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
317 #define CONFIG_SYS_I2C_OFFSET		0x3100
318 
319 /*
320  * RapidIO MMU
321  */
322 #define CONFIG_SYS_RIO_MEM_BASE	0x80000000	/* base address */
323 #ifdef CONFIG_PHYS_64BIT
324 #define CONFIG_SYS_RIO_MEM_PHYS  0x0000000c00000000ULL
325 #else
326 #define CONFIG_SYS_RIO_MEM_PHYS	CONFIG_SYS_RIO_MEM_BASE
327 #endif
328 #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 128M */
329 
330 /*
331  * General PCI
332  * Addresses are mapped 1-1.
333  */
334 
335 #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
336 #ifdef CONFIG_PHYS_64BIT
337 #define CONFIG_SYS_PCI1_MEM_BUS		0xe0000000
338 #define CONFIG_SYS_PCI1_MEM_PHYS	0x0000000c00000000ULL
339 #else
340 #define CONFIG_SYS_PCI1_MEM_BUS		CONFIG_SYS_PCI1_MEM_VIRT
341 #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_VIRT
342 #endif
343 #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
344 #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
345 #define CONFIG_SYS_PCI1_IO_VIRT	0xffc00000
346 #define CONFIG_SYS_PCI1_IO_PHYS	(CONFIG_SYS_PCI1_IO_VIRT \
347 				 | CONFIG_SYS_PHYS_ADDR_HIGH)
348 #define CONFIG_SYS_PCI1_IO_SIZE	0x00010000	/* 64K */
349 
350 #ifdef CONFIG_PHYS_64BIT
351 /*
352  * Use the same PCI bus address on PCI1 and PCI2 if we have PHYS_64BIT.
353  * This will increase the amount of PCI address space available for
354  * for mapping RAM.
355  */
356 #define CONFIG_SYS_PCI2_MEM_BUS		CONFIG_SYS_PCI1_MEM_BUS
357 #else
358 #define CONFIG_SYS_PCI2_MEM_BUS		(CONFIG_SYS_PCI1_MEM_BUS \
359 					 + CONFIG_SYS_PCI1_MEM_SIZE)
360 #endif
361 #define CONFIG_SYS_PCI2_MEM_VIRT 	(CONFIG_SYS_PCI1_MEM_VIRT \
362 					 + CONFIG_SYS_PCI1_MEM_SIZE)
363 #define CONFIG_SYS_PCI2_MEM_PHYS	(CONFIG_SYS_PCI1_MEM_PHYS \
364 					 + CONFIG_SYS_PCI1_MEM_SIZE)
365 #define CONFIG_SYS_PCI2_MEM_SIZE	0x20000000	/* 512M */
366 #define CONFIG_SYS_PCI2_IO_BUS	0x00000000
367 #define CONFIG_SYS_PCI2_IO_VIRT (CONFIG_SYS_PCI1_IO_VIRT \
368 				 + CONFIG_SYS_PCI1_IO_SIZE)
369 #define CONFIG_SYS_PCI2_IO_PHYS	(CONFIG_SYS_PCI1_IO_PHYS \
370 				 + CONFIG_SYS_PCI1_IO_SIZE)
371 #define CONFIG_SYS_PCI2_IO_SIZE	CONFIG_SYS_PCI1_IO_SIZE
372 
373 #if defined(CONFIG_PCI)
374 
375 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
376 
377 #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
378 
379 #define CONFIG_NET_MULTI
380 #define CONFIG_PCI_PNP			/* do pci plug-and-play */
381 
382 #define CONFIG_RTL8139
383 
384 #undef CONFIG_EEPRO100
385 #undef CONFIG_TULIP
386 
387 /************************************************************
388  * USB support
389  ************************************************************/
390 #define CONFIG_PCI_OHCI			1
391 #define CONFIG_USB_OHCI_NEW		1
392 #define CONFIG_USB_KEYBOARD		1
393 #define CONFIG_SYS_STDIO_DEREGISTER
394 #define CONFIG_SYS_USB_EVENT_POLL		1
395 #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"ohci_pci"
396 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
397 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
398 
399 /*PCIE video card used*/
400 #define VIDEO_IO_OFFSET		CONFIG_SYS_PCI2_IO_VIRT
401 
402 /*PCI video card used*/
403 /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_VIRT*/
404 
405 /* video */
406 #define CONFIG_VIDEO
407 
408 #if defined(CONFIG_VIDEO)
409 #define CONFIG_BIOSEMU
410 #define CONFIG_CFB_CONSOLE
411 #define CONFIG_VIDEO_SW_CURSOR
412 #define CONFIG_VGA_AS_SINGLE_DEVICE
413 #define CONFIG_ATI_RADEON_FB
414 #define CONFIG_VIDEO_LOGO
415 /*#define CONFIG_CONSOLE_CURSOR*/
416 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_VIRT
417 #endif
418 
419 #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
420 
421 #define CONFIG_DOS_PARTITION
422 #define CONFIG_SCSI_AHCI
423 
424 #ifdef CONFIG_SCSI_AHCI
425 #define CONFIG_SATA_ULI5288
426 #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
427 #define CONFIG_SYS_SCSI_MAX_LUN	1
428 #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
429 #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
430 #endif
431 
432 #define CONFIG_MPC86XX_PCI2
433 
434 #endif	/* CONFIG_PCI */
435 
436 #if defined(CONFIG_TSEC_ENET)
437 
438 #ifndef CONFIG_NET_MULTI
439 #define CONFIG_NET_MULTI	1
440 #endif
441 
442 #define CONFIG_MII		1	/* MII PHY management */
443 
444 #define CONFIG_TSEC1		1
445 #define CONFIG_TSEC1_NAME	"eTSEC1"
446 #define CONFIG_TSEC2		1
447 #define CONFIG_TSEC2_NAME	"eTSEC2"
448 #define CONFIG_TSEC3		1
449 #define CONFIG_TSEC3_NAME	"eTSEC3"
450 #define CONFIG_TSEC4		1
451 #define CONFIG_TSEC4_NAME	"eTSEC4"
452 
453 #define TSEC1_PHY_ADDR		0
454 #define TSEC2_PHY_ADDR		1
455 #define TSEC3_PHY_ADDR		2
456 #define TSEC4_PHY_ADDR		3
457 #define TSEC1_PHYIDX		0
458 #define TSEC2_PHYIDX		0
459 #define TSEC3_PHYIDX		0
460 #define TSEC4_PHYIDX		0
461 #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
462 #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
463 #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
464 #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
465 
466 #define CONFIG_ETHPRIME		"eTSEC1"
467 
468 #endif	/* CONFIG_TSEC_ENET */
469 
470 /*  Contort an addr into the format needed for BATs */
471 #ifdef CONFIG_PHYS_64BIT
472 #define BAT_PHYS_ADDR(x)         ((unsigned long) \
473 				  ((x & 0x00000000ffffffffULL) |	\
474 				   ((x & 0x0000000e00000000ULL) >> 24) | \
475 				   ((x & 0x0000000100000000ULL) >> 30)))
476 #else
477 #define BAT_PHYS_ADDR(x)        (x)
478 #endif
479 
480 
481 /* Put high physical address bits into the BAT format */
482 #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
483 #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
484 
485 /*
486  * BAT0		DDR
487  */
488 #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
489 #define CONFIG_SYS_DBAT0U	(BATU_BL_2G | BATU_VS | BATU_VP)
490 #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE )
491 #define CONFIG_SYS_IBAT0U	CONFIG_SYS_DBAT0U
492 
493 /*
494  * BAT1		LBC (PIXIS/CF)
495  */
496 #define CONFIG_SYS_DBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
497 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
498 				 BATL_GUARDEDSTORAGE)
499 #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_LBC_BASE | BATU_BL_128K \
500 				 | BATU_VS | BATU_VP)
501 #define CONFIG_SYS_IBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
502 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
503 #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
504 
505 /* if CONFIG_PCI:
506  * BAT2		PCI1 and PCI1 MEM
507  * if CONFIG_RIO
508  * BAT2		Rapidio Memory
509  */
510 #ifdef CONFIG_PCI
511 #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
512 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
513 				 | BATL_GUARDEDSTORAGE)
514 #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G \
515 				 | BATU_VS | BATU_VP)
516 #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
517 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
518 #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
519 #else /* CONFIG_RIO */
520 #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
521 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
522 				 BATL_GUARDEDSTORAGE)
523 #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M \
524 				 | BATU_VS | BATU_VP)
525 #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
526 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
527 
528 #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
529 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
530 #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
531 #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
532 #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
533 #endif
534 
535 /*
536  * BAT3		CCSR Space
537  * This BAT is used early; don't use any macros with ULL - use HIGH/LOW pairs
538  * instead.  The assembler chokes on ULL.
539  */
540 #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_CCSRBAR_PHYS_LOW \
541 				 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
542 				 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
543 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
544 				 | BATL_GUARDEDSTORAGE)
545 #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
546 				 | BATU_VP)
547 #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_CCSRBAR_PHYS_LOW \
548 				 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
549 				 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
550 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
551 #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
552 
553 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
554 #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
555 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
556 				       | BATL_GUARDEDSTORAGE)
557 #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
558 				       | BATU_BL_1M | BATU_VS | BATU_VP)
559 #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
560 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
561 #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
562 #endif
563 
564 /*
565  * BAT4		PCI1_IO and PCI2_IO
566  */
567 #define CONFIG_SYS_DBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
568 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
569 				 | BATL_GUARDEDSTORAGE)
570 #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_128K \
571 				 | BATU_VS | BATU_VP)
572 #define CONFIG_SYS_IBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
573 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
574 #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
575 
576 /*
577  * BAT5		Init RAM for stack in the CPU DCache (no backing memory)
578  */
579 #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
580 #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
581 #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
582 #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
583 
584 /*
585  * BAT6		FLASH
586  */
587 #define CONFIG_SYS_DBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
588 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
589 				 | BATL_GUARDEDSTORAGE)
590 #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
591 				 | BATU_VP)
592 #define CONFIG_SYS_IBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
593 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
594 #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
595 
596 /* Map the last 1M of flash where we're running from reset */
597 #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
598 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
599 #define CONFIG_SYS_DBAT6U_EARLY	(TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
600 #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
601 				 | BATL_MEMCOHERENCE)
602 #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
603 
604 /*
605  * BAT7		FREE - used later for tmp mappings
606  */
607 #define CONFIG_SYS_DBAT7L 0x00000000
608 #define CONFIG_SYS_DBAT7U 0x00000000
609 #define CONFIG_SYS_IBAT7L 0x00000000
610 #define CONFIG_SYS_IBAT7U 0x00000000
611 
612 /*
613  * Environment
614  */
615 #ifndef CONFIG_SYS_RAMBOOT
616     #define CONFIG_ENV_IS_IN_FLASH	1
617     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x60000)
618     #define CONFIG_ENV_SECT_SIZE		0x10000	/* 64K(one sector) for env */
619 #else
620     #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
621     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
622 #endif
623 #define CONFIG_ENV_SIZE		0x2000
624 
625 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
626 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
627 
628 
629 /*
630  * BOOTP options
631  */
632 #define CONFIG_BOOTP_BOOTFILESIZE
633 #define CONFIG_BOOTP_BOOTPATH
634 #define CONFIG_BOOTP_GATEWAY
635 #define CONFIG_BOOTP_HOSTNAME
636 
637 
638 /*
639  * Command line configuration.
640  */
641 #include <config_cmd_default.h>
642 
643 #define CONFIG_CMD_PING
644 #define CONFIG_CMD_I2C
645 #define CONFIG_CMD_REGINFO
646 
647 #if defined(CONFIG_SYS_RAMBOOT)
648     #undef CONFIG_CMD_SAVEENV
649 #endif
650 
651 #if defined(CONFIG_PCI)
652     #define CONFIG_CMD_PCI
653     #define CONFIG_CMD_SCSI
654     #define CONFIG_CMD_EXT2
655     #define CONFIG_CMD_USB
656 #endif
657 
658 
659 #undef CONFIG_WATCHDOG			/* watchdog disabled */
660 
661 /*
662  * Miscellaneous configurable options
663  */
664 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
665 #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
666 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
667 #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
668 
669 #if defined(CONFIG_CMD_KGDB)
670     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
671 #else
672     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
673 #endif
674 
675 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
676 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
677 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
678 #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
679 
680 /*
681  * For booting Linux, the board info and command line data
682  * have to be in the first 8 MB of memory, since this is
683  * the maximum mapped by the Linux kernel during initialization.
684  */
685 #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
686 
687 /*
688  * Internal Definitions
689  *
690  * Boot Flags
691  */
692 #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
693 #define BOOTFLAG_WARM	0x02		/* Software reboot */
694 
695 #if defined(CONFIG_CMD_KGDB)
696     #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
697     #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
698 #endif
699 
700 /*
701  * Environment Configuration
702  */
703 
704 /* The mac addresses for all ethernet interface */
705 #if defined(CONFIG_TSEC_ENET)
706 #define CONFIG_ETHADDR	 00:E0:0C:00:00:01
707 #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
708 #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
709 #define CONFIG_ETH3ADDR  00:E0:0C:00:03:FD
710 #endif
711 
712 #define CONFIG_HAS_ETH0		1
713 #define CONFIG_HAS_ETH1		1
714 #define CONFIG_HAS_ETH2		1
715 #define CONFIG_HAS_ETH3		1
716 
717 #define CONFIG_IPADDR		192.168.1.100
718 
719 #define CONFIG_HOSTNAME		unknown
720 #define CONFIG_ROOTPATH		/opt/nfsroot
721 #define CONFIG_BOOTFILE		uImage
722 #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
723 
724 #define CONFIG_SERVERIP		192.168.1.1
725 #define CONFIG_GATEWAYIP	192.168.1.1
726 #define CONFIG_NETMASK		255.255.255.0
727 
728 /* default location for tftp and bootm */
729 #define CONFIG_LOADADDR		1000000
730 
731 #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
732 #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
733 
734 #define CONFIG_BAUDRATE	115200
735 
736 #define	CONFIG_EXTRA_ENV_SETTINGS					\
737 	"netdev=eth0\0"							\
738 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
739 	"tftpflash=tftpboot $loadaddr $uboot; "				\
740 		"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
741 		"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
742 		"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
743 		"protect on " MK_STR(TEXT_BASE) " +$filesize; "		\
744 		"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
745 	"consoledev=ttyS0\0"						\
746 	"ramdiskaddr=2000000\0"						\
747 	"ramdiskfile=your.ramdisk.u-boot\0"				\
748 	"fdtaddr=c00000\0"						\
749 	"fdtfile=mpc8641_hpcn.dtb\0"					\
750 	"en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0"			\
751 	"dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
752 	"maxcpus=2"
753 
754 
755 #define CONFIG_NFSBOOTCOMMAND						\
756 	"setenv bootargs root=/dev/nfs rw "				\
757 	      "nfsroot=$serverip:$rootpath "				\
758 	      "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
759 	      "console=$consoledev,$baudrate $othbootargs;"		\
760 	"tftp $loadaddr $bootfile;"					\
761 	"tftp $fdtaddr $fdtfile;"					\
762 	"bootm $loadaddr - $fdtaddr"
763 
764 #define CONFIG_RAMBOOTCOMMAND						\
765 	"setenv bootargs root=/dev/ram rw "				\
766 	      "console=$consoledev,$baudrate $othbootargs;"		\
767 	"tftp $ramdiskaddr $ramdiskfile;"				\
768 	"tftp $loadaddr $bootfile;"					\
769 	"tftp $fdtaddr $fdtfile;"					\
770 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
771 
772 #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
773 
774 #endif	/* __CONFIG_H */
775