1 /*
2  * Copyright 2007 Freescale Semiconductor, Inc.
3  *
4  * This program is free software; you can redistribute it and/or
5  * modify it under the terms of the GNU General Public License
6  * Version 2 as published by the Free Software Foundation.
7  */
8 
9 /*
10  * MPC8610HPCD board configuration file
11  */
12 
13 #ifndef __CONFIG_H
14 #define __CONFIG_H
15 
16 /* High Level Configuration Options */
17 #define CONFIG_MPC86xx		1	/* MPC86xx */
18 #define CONFIG_MPC8610		1	/* MPC8610 specific */
19 #define CONFIG_MPC8610HPCD	1	/* MPC8610HPCD board specific */
20 #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
21 
22 #define	CONFIG_SYS_TEXT_BASE	0xfff00000
23 
24 #define CONFIG_FSL_DIU_FB	1	/* FSL DIU */
25 
26 /* video */
27 #undef CONFIG_VIDEO
28 
29 #ifdef CONFIG_VIDEO
30 #define CONFIG_CMD_BMP
31 #define CONFIG_CFB_CONSOLE
32 #define CONFIG_VGA_AS_SINGLE_DEVICE
33 #define CONFIG_VIDEO_LOGO
34 #define CONFIG_VIDEO_BMP_LOGO
35 #endif
36 
37 #ifdef RUN_DIAG
38 #define CONFIG_SYS_DIAG_ADDR		0xff800000
39 #endif
40 
41 /*
42  * virtual address to be used for temporary mappings.  There
43  * should be 128k free at this VA.
44  */
45 #define CONFIG_SYS_SCRATCH_VA	0xc0000000
46 
47 #define CONFIG_PCI		1	/* Enable PCI/PCIE*/
48 #define CONFIG_PCI1		1	/* PCI controler 1 */
49 #define CONFIG_PCIE1		1	/* PCIe 1 connected to ULI bridge */
50 #define CONFIG_PCIE2		1	/* PCIe 2 connected to slot */
51 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
52 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
53 #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
54 
55 #define CONFIG_ENV_OVERWRITE
56 #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
57 
58 #define CONFIG_BAT_RW		1	/* Use common BAT rw code */
59 #define CONFIG_HIGH_BATS	1	/* High BATs supported & enabled */
60 #define CONFIG_ALTIVEC		1
61 
62 /*
63  * L2CR setup -- make sure this is right for your board!
64  */
65 #define CONFIG_SYS_L2
66 #define L2_INIT		0
67 #define L2_ENABLE	(L2CR_L2E |0x00100000 )
68 
69 #ifndef CONFIG_SYS_CLK_FREQ
70 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
71 #endif
72 
73 #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
74 #define CONFIG_MISC_INIT_R		1
75 
76 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
77 #define CONFIG_SYS_MEMTEST_END		0x00400000
78 
79 /*
80  * Base addresses -- Note these are effective addresses where the
81  * actual resources get mapped (not physical addresses)
82  */
83 #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
84 #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
85 #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
86 
87 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
88 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0x0
89 #define CONFIG_SYS_CCSRBAR_PHYS		CONFIG_SYS_CCSRBAR_PHYS_LOW
90 
91 #define CONFIG_SYS_DIU_ADDR		(CONFIG_SYS_CCSRBAR+0x2c000)
92 
93 /* DDR Setup */
94 #define CONFIG_FSL_DDR2
95 #undef CONFIG_FSL_DDR_INTERACTIVE
96 #define CONFIG_SPD_EEPROM		/* Use SPD for DDR */
97 #define CONFIG_DDR_SPD
98 
99 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
100 #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
101 
102 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
103 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
104 #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
105 #define CONFIG_VERY_BIG_RAM
106 
107 #define CONFIG_NUM_DDR_CONTROLLERS	1
108 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
109 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
110 
111 #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
112 
113 /* These are used when DDR doesn't use SPD.  */
114 #define CONFIG_SYS_SDRAM_SIZE	256		/* DDR is 256MB */
115 
116 #if 0 /* TODO */
117 #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
118 #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */
119 #define CONFIG_SYS_DDR_TIMING_3	0x00000000
120 #define CONFIG_SYS_DDR_TIMING_0	0x00260802
121 #define CONFIG_SYS_DDR_TIMING_1	0x3935d322
122 #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
123 #define CONFIG_SYS_DDR_MODE_1		0x00480432
124 #define CONFIG_SYS_DDR_MODE_2		0x00000000
125 #define CONFIG_SYS_DDR_INTERVAL	0x06180100
126 #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
127 #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
128 #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
129 #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
130 #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
131 #define CONFIG_SYS_DDR_CONTROL2	0x04400010
132 
133 #define CONFIG_SYS_DDR_ERR_INT_EN	0x00000000
134 #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
135 #define CONFIG_SYS_DDR_SBE		0x000f0000
136 
137 #endif
138 
139 
140 #define CONFIG_ID_EEPROM
141 #define CONFIG_SYS_I2C_EEPROM_NXID
142 #define CONFIG_ID_EEPROM
143 #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
144 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
145 
146 
147 #define CONFIG_SYS_FLASH_BASE		0xf0000000 /* start of FLASH 128M */
148 #define CONFIG_SYS_FLASH_BASE2		0xf8000000
149 
150 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
151 
152 #define CONFIG_SYS_BR0_PRELIM		0xf8001001 /* port size 16bit */
153 #define CONFIG_SYS_OR0_PRELIM		0xf8006e65 /* 128MB NOR Flash*/
154 
155 #define CONFIG_SYS_BR1_PRELIM		0xf0001001 /* port size 16bit */
156 #define CONFIG_SYS_OR1_PRELIM		0xf8006e65 /* 128MB Promjet */
157 #if 0 /* TODO */
158 #define CONFIG_SYS_BR2_PRELIM		0xf0000000
159 #define CONFIG_SYS_OR2_PRELIM		0xf0000000 /* 256MB NAND Flash - bank 1 */
160 #endif
161 #define CONFIG_SYS_BR3_PRELIM		0xe8000801 /* port size 8bit */
162 #define CONFIG_SYS_OR3_PRELIM		0xfff06ff7 /* 1MB PIXIS area*/
163 
164 
165 #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
166 #define PIXIS_BASE	0xe8000000	/* PIXIS registers */
167 #define PIXIS_ID		0x0	/* Board ID at offset 0 */
168 #define PIXIS_VER		0x1	/* Board version at offset 1 */
169 #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
170 #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
171 #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch */
172 #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
173 #define PIXIS_BRDCFG0		0x8	/* PIXIS Board Configuration Register0*/
174 #define PIXIS_VCTL		0x10	/* VELA Control Register */
175 #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
176 #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
177 #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
178 #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
179 #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
180 #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
181 #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
182 #define CONFIG_SYS_PIXIS_VBOOT_MASK	0xC0    /* Reset altbank mask */
183 
184 #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
185 #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
186 
187 #undef	CONFIG_SYS_FLASH_CHECKSUM
188 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
189 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
190 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
191 #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
192 
193 #define CONFIG_FLASH_CFI_DRIVER
194 #define CONFIG_SYS_FLASH_CFI
195 #define CONFIG_SYS_FLASH_EMPTY_INFO
196 
197 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
198 #define CONFIG_SYS_RAMBOOT
199 #else
200 #undef	CONFIG_SYS_RAMBOOT
201 #endif
202 
203 #if defined(CONFIG_SYS_RAMBOOT)
204 #undef CONFIG_SPD_EEPROM
205 #define CONFIG_SYS_SDRAM_SIZE	256
206 #endif
207 
208 #undef CONFIG_CLOCKS_IN_MHZ
209 
210 #define CONFIG_SYS_INIT_RAM_LOCK	1
211 #ifndef CONFIG_SYS_INIT_RAM_LOCK
212 #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
213 #else
214 #define CONFIG_SYS_INIT_RAM_ADDR	0xe4000000	/* Initial RAM address */
215 #endif
216 #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
217 
218 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
219 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
220 
221 #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */
222 #define CONFIG_SYS_MALLOC_LEN		(6 * 1024 * 1024)	/* Reserved for malloc */
223 
224 /* Serial Port */
225 #define CONFIG_CONS_INDEX	1
226 #define CONFIG_SYS_NS16550
227 #define CONFIG_SYS_NS16550_SERIAL
228 #define CONFIG_SYS_NS16550_REG_SIZE	1
229 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
230 
231 #define CONFIG_SYS_BAUDRATE_TABLE \
232 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
233 
234 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
235 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
236 
237 /* Use the HUSH parser */
238 #define CONFIG_SYS_HUSH_PARSER
239 #ifdef	CONFIG_SYS_HUSH_PARSER
240 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
241 #endif
242 
243 /*
244  * Pass open firmware flat tree to kernel
245  */
246 #define CONFIG_OF_LIBFDT		1
247 #define CONFIG_OF_BOARD_SETUP		1
248 #define CONFIG_OF_STDOUT_VIA_ALIAS	1
249 
250 
251 /* maximum size of the flat tree (8K) */
252 #define OF_FLAT_TREE_MAX_SIZE	8192
253 
254 /*
255  * I2C
256  */
257 #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
258 #define CONFIG_HARD_I2C		/* I2C with hardware support*/
259 #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
260 #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
261 #define CONFIG_SYS_I2C_SLAVE		0x7F
262 #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
263 #define CONFIG_SYS_I2C_OFFSET		0x3000
264 
265 /*
266  * General PCI
267  * Addresses are mapped 1-1.
268  */
269 #define CONFIG_SYS_PCI1_MEM_BUS		0x80000000
270 #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BUS
271 #define CONFIG_SYS_PCI1_MEM_VIRT	CONFIG_SYS_PCI1_MEM_BUS
272 #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
273 #define CONFIG_SYS_PCI1_IO_BUS	0x0000000
274 #define CONFIG_SYS_PCI1_IO_PHYS	0xe1000000
275 #define CONFIG_SYS_PCI1_IO_VIRT	0xe1000000
276 #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
277 
278 /* controller 1, Base address 0xa000 */
279 #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
280 #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BUS
281 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
282 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
283 #define CONFIG_SYS_PCIE1_IO_PHYS	0xe3000000
284 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00100000	/* 1M */
285 
286 /* controller 2, Base Address 0x9000 */
287 #define CONFIG_SYS_PCIE2_MEM_BUS	0x90000000
288 #define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BUS
289 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
290 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000	/* reuse mem LAW */
291 #define CONFIG_SYS_PCIE2_IO_PHYS	0xe2000000
292 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00100000	/* 1M */
293 
294 
295 #if defined(CONFIG_PCI)
296 
297 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
298 
299 #define CONFIG_NET_MULTI
300 #define CONFIG_CMD_NET
301 #define CONFIG_PCI_PNP		/* do pci plug-and-play */
302 #define CONFIG_CMD_REGINFO
303 
304 #define CONFIG_ULI526X
305 #ifdef CONFIG_ULI526X
306 #define CONFIG_ETHADDR   00:E0:0C:00:00:01
307 #endif
308 
309 /************************************************************
310  * USB support
311  ************************************************************/
312 #define CONFIG_PCI_OHCI		1
313 #define CONFIG_USB_OHCI_NEW		1
314 #define CONFIG_USB_KEYBOARD	1
315 #define CONFIG_SYS_STDIO_DEREGISTER
316 #define CONFIG_SYS_USB_EVENT_POLL	1
317 #define CONFIG_SYS_USB_OHCI_SLOT_NAME	"ohci_pci"
318 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
319 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
320 
321 #if !defined(CONFIG_PCI_PNP)
322 #define PCI_ENET0_IOADDR	0xe0000000
323 #define PCI_ENET0_MEMADDR	0xe0000000
324 #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
325 #endif
326 
327 #define CONFIG_DOS_PARTITION
328 #define CONFIG_SCSI_AHCI
329 
330 #ifdef CONFIG_SCSI_AHCI
331 #define CONFIG_SATA_ULI5288
332 #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
333 #define CONFIG_SYS_SCSI_MAX_LUN	1
334 #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
335 #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
336 #endif
337 
338 #endif	/* CONFIG_PCI */
339 
340 /*
341  * BAT0		2G	Cacheable, non-guarded
342  * 0x0000_0000	2G	DDR
343  */
344 #define CONFIG_SYS_DBAT0L	(BATL_PP_RW)
345 #define CONFIG_SYS_IBAT0L	(BATL_PP_RW)
346 
347 /*
348  * BAT1		1G	Cache-inhibited, guarded
349  * 0x8000_0000	256M	PCI-1 Memory
350  * 0xa000_0000	256M	PCI-Express 1 Memory
351  * 0x9000_0000	256M	PCI-Express 2 Memory
352  */
353 
354 #define CONFIG_SYS_DBAT1L	(CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
355 			| BATL_GUARDEDSTORAGE)
356 #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
357 #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
358 #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
359 
360 /*
361  * BAT2		16M	Cache-inhibited, guarded
362  * 0xe100_0000	1M	PCI-1 I/O
363  */
364 
365 #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
366 			| BATL_GUARDEDSTORAGE)
367 #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
368 #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
369 #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
370 
371 /*
372  * BAT3		4M	Cache-inhibited, guarded
373  * 0xe000_0000	4M	CCSR
374  */
375 
376 #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
377 			| BATL_GUARDEDSTORAGE)
378 #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
379 #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
380 #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
381 
382 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
383 #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
384 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
385 				       | BATL_GUARDEDSTORAGE)
386 #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
387 				       | BATU_BL_1M | BATU_VS | BATU_VP)
388 #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
389 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
390 #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
391 #endif
392 
393 /*
394  * BAT4		32M	Cache-inhibited, guarded
395  * 0xe200_0000	1M	PCI-Express 2 I/O
396  * 0xe300_0000	1M	PCI-Express 1 I/O
397  */
398 
399 #define CONFIG_SYS_DBAT4L	(CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
400 			| BATL_GUARDEDSTORAGE)
401 #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
402 #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
403 #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
404 
405 
406 /*
407  * BAT5		128K	Cacheable, non-guarded
408  * 0xe400_0000	128K	Init RAM for stack in the CPU DCache (no backing memory)
409  */
410 #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
411 #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
412 #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
413 #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
414 
415 /*
416  * BAT6		256M	Cache-inhibited, guarded
417  * 0xf000_0000	256M	FLASH
418  */
419 #define CONFIG_SYS_DBAT6L	(CONFIG_SYS_FLASH_BASE	 | BATL_PP_RW | BATL_CACHEINHIBIT \
420 			| BATL_GUARDEDSTORAGE)
421 #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE	 | BATU_BL_256M | BATU_VS | BATU_VP)
422 #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
423 #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
424 
425 /* Map the last 1M of flash where we're running from reset */
426 #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
427 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
428 #define CONFIG_SYS_DBAT6U_EARLY	(CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
429 #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
430 				 | BATL_MEMCOHERENCE)
431 #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
432 
433 /*
434  * BAT7		4M	Cache-inhibited, guarded
435  * 0xe800_0000	4M	PIXIS
436  */
437 #define CONFIG_SYS_DBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
438 			| BATL_GUARDEDSTORAGE)
439 #define CONFIG_SYS_DBAT7U	(PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
440 #define CONFIG_SYS_IBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
441 #define CONFIG_SYS_IBAT7U	CONFIG_SYS_DBAT7U
442 
443 
444 /*
445  * Environment
446  */
447 #ifndef CONFIG_SYS_RAMBOOT
448 #define CONFIG_ENV_IS_IN_FLASH	1
449 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
450 #define CONFIG_ENV_SECT_SIZE	0x20000	/* 126k (one sector) for env */
451 #define CONFIG_ENV_SIZE		0x2000
452 #else
453 #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
454 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
455 #define CONFIG_ENV_SIZE		0x2000
456 #endif
457 
458 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
459 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
460 
461 
462 /*
463  * BOOTP options
464  */
465 #define CONFIG_BOOTP_BOOTFILESIZE
466 #define CONFIG_BOOTP_BOOTPATH
467 #define CONFIG_BOOTP_GATEWAY
468 #define CONFIG_BOOTP_HOSTNAME
469 
470 
471 /*
472  * Command line configuration.
473  */
474 #include <config_cmd_default.h>
475 
476 #define CONFIG_CMD_PING
477 #define CONFIG_CMD_I2C
478 #define CONFIG_CMD_MII
479 
480 #if defined(CONFIG_SYS_RAMBOOT)
481 #undef CONFIG_CMD_SAVEENV
482 #endif
483 
484 #if defined(CONFIG_PCI)
485 #define CONFIG_CMD_PCI
486 #define CONFIG_CMD_SCSI
487 #define CONFIG_CMD_EXT2
488 #define CONFIG_CMD_USB
489 #endif
490 
491 
492 #define CONFIG_WATCHDOG			/* watchdog enabled */
493 #define CONFIG_SYS_WATCHDOG_FREQ	5000	/* Feed interval, 5s */
494 
495 /*DIU Configuration*/
496 #define DIU_CONNECT_TO_DVI		/* DIU controller connects to DVI encoder*/
497 
498 /*
499  * Miscellaneous configurable options
500  */
501 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
502 #define CONFIG_CMDLINE_EDITING          /* Command-line editing */
503 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
504 #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
505 
506 #if defined(CONFIG_CMD_KGDB)
507 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
508 #else
509 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
510 #endif
511 
512 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
513 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
514 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
515 #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
516 
517 /*
518  * For booting Linux, the board info and command line data
519  * have to be in the first 8 MB of memory, since this is
520  * the maximum mapped by the Linux kernel during initialization.
521  */
522 #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
523 
524 #if defined(CONFIG_CMD_KGDB)
525 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
526 #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
527 #endif
528 
529 /*
530  * Environment Configuration
531  */
532 #define CONFIG_IPADDR		192.168.1.100
533 
534 #define CONFIG_HOSTNAME		unknown
535 #define CONFIG_ROOTPATH		/opt/nfsroot
536 #define CONFIG_BOOTFILE		uImage
537 #define CONFIG_UBOOTPATH	8610hpcd/u-boot.bin
538 
539 #define CONFIG_SERVERIP		192.168.1.1
540 #define CONFIG_GATEWAYIP	192.168.1.1
541 #define CONFIG_NETMASK		255.255.255.0
542 
543 /* default location for tftp and bootm */
544 #define CONFIG_LOADADDR		1000000
545 
546 #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
547 #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
548 
549 #define CONFIG_BAUDRATE	115200
550 
551 #if defined(CONFIG_PCI1)
552 #define PCI_ENV \
553  "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
554 	"echo e;md ${a}e00 9\0" \
555  "pci1regs=setenv a e0008; run pcireg\0" \
556  "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
557 	"pci d.w $b.0 56 1\0" \
558  "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
559 	"pci w.w $b.0 56 ffff\0"	\
560  "pci1err=setenv a e0008; run pcierr\0"	\
561  "pci1errc=setenv a e0008; run pcierrc\0"
562 #else
563 #define	PCI_ENV ""
564 #endif
565 
566 #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
567 #define PCIE_ENV \
568  "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
569 	"echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
570  "pcie1regs=setenv a e000a; run pciereg\0"	\
571  "pcie2regs=setenv a e0009; run pciereg\0"	\
572  "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
573 	"pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;"	\
574 	"pci d $b.0 130 1\0" \
575  "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
576 	"pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
577 	"pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0"		\
578  "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0"	\
579  "pcie1err=setenv a e000a; run pcieerr\0"	\
580  "pcie2err=setenv a e0009; run pcieerr\0"	\
581  "pcie1errc=setenv a e000a; run pcieerrc\0"	\
582  "pcie2errc=setenv a e0009; run pcieerrc\0"
583 #else
584 #define	PCIE_ENV ""
585 #endif
586 
587 #define DMA_ENV \
588  "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
589 	"mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
590  "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
591 	"mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
592  "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
593 	"mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
594  "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
595 	"mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
596 
597 #ifdef ENV_DEBUG
598 #define	CONFIG_EXTRA_ENV_SETTINGS				\
599  "netdev=eth0\0"						\
600  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
601  "tftpflash=tftpboot $loadaddr $uboot; "			\
602 	"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
603 	"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
604 	"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "	\
605 	"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
606 	"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"	\
607  "consoledev=ttyS0\0"						\
608  "ramdiskaddr=2000000\0"					\
609  "ramdiskfile=8610hpcd/ramdisk.uboot\0"				\
610  "fdtaddr=c00000\0"						\
611  "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0"				\
612  "bdev=sda3\0"					\
613  "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
614  "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
615  "maxcpus=1"	\
616  "eoi=mw e00400b0 0\0"						\
617  "iack=md e00400a0 1\0"						\
618  "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
619 	"md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
620 	"md ${a}f00 5\0" \
621  "ddr1regs=setenv a e0002; run ddrreg\0" \
622  "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
623 	"md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
624 	"md ${a}e60 1; md ${a}ef0 1d\0" \
625  "guregs=setenv a e00e0; run gureg\0" \
626  "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
627  "mcmregs=setenv a e0001; run mcmreg\0" \
628  "diuregs=md e002c000 1d\0" \
629  "dium=mw e002c01c\0" \
630  "diuerr=md e002c014 1\0" \
631  "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0 debug\0" \
632  "monitor=0-DVI\0" \
633  "pmregs=md e00e1000 2b\0" \
634  "lawregs=md e0000c08 4b\0" \
635  "lbcregs=md e0005000 36\0" \
636  "dma0regs=md e0021100 12\0" \
637  "dma1regs=md e0021180 12\0" \
638  "dma2regs=md e0021200 12\0" \
639  "dma3regs=md e0021280 12\0" \
640  PCI_ENV \
641  PCIE_ENV \
642  DMA_ENV
643 #else
644 #define CONFIG_EXTRA_ENV_SETTINGS                               \
645  "netdev=eth0\0"                                                \
646  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"                         \
647  "consoledev=ttyS0\0"                                           \
648  "ramdiskaddr=2000000\0"                                        \
649  "ramdiskfile=8610hpcd/ramdisk.uboot\0"                         \
650  "fdtaddr=c00000\0"                                             \
651  "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0"                          \
652  "bdev=sda3\0"							\
653  "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0\0"\
654  "monitor=0-DVI\0"
655 #endif
656 
657 #define CONFIG_NFSBOOTCOMMAND					\
658  "setenv bootargs root=/dev/nfs rw "				\
659 	"nfsroot=$serverip:$rootpath "				\
660 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
661 	"console=$consoledev,$baudrate $othbootargs;"		\
662  "tftp $loadaddr $bootfile;"					\
663  "tftp $fdtaddr $fdtfile;"					\
664  "bootm $loadaddr - $fdtaddr"
665 
666 #define CONFIG_RAMBOOTCOMMAND \
667  "setenv bootargs root=/dev/ram rw "				\
668 	"console=$consoledev,$baudrate $othbootargs;"		\
669  "tftp $ramdiskaddr $ramdiskfile;"				\
670  "tftp $loadaddr $bootfile;"					\
671  "tftp $fdtaddr $fdtfile;"					\
672  "bootm $loadaddr $ramdiskaddr $fdtaddr"
673 
674 #define CONFIG_BOOTCOMMAND		\
675  "setenv bootargs root=/dev/$bdev rw "	\
676 	"console=$consoledev,$baudrate $othbootargs;"	\
677  "tftp $loadaddr $bootfile;"		\
678  "tftp $fdtaddr $fdtfile;"		\
679  "bootm $loadaddr - $fdtaddr"
680 
681 #endif	/* __CONFIG_H */
682