1 /*
2  * Copyright 2007 Freescale Semiconductor, Inc.
3  *
4  * This program is free software; you can redistribute it and/or
5  * modify it under the terms of the GNU General Public License
6  * Version 2 as published by the Free Software Foundation.
7  */
8 
9 /*
10  * MPC8610HPCD board configuration file
11  */
12 
13 #ifndef __CONFIG_H
14 #define __CONFIG_H
15 
16 /* High Level Configuration Options */
17 #define CONFIG_MPC86xx		1	/* MPC86xx */
18 #define CONFIG_MPC8610		1	/* MPC8610 specific */
19 #define CONFIG_MPC8610HPCD	1	/* MPC8610HPCD board specific */
20 #define CONFIG_NUM_CPUS		1	/* Number of CPUs in the system */
21 #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
22 
23 #define CONFIG_FSL_DIU_FB	1	/* FSL DIU */
24 
25 /* video */
26 #undef CONFIG_VIDEO
27 
28 #if defined(CONFIG_VIDEO)
29 #define CONFIG_CFB_CONSOLE
30 #define CONFIG_VGA_AS_SINGLE_DEVICE
31 #endif
32 
33 #ifdef RUN_DIAG
34 #define CONFIG_SYS_DIAG_ADDR		0xff800000
35 #endif
36 
37 #define CONFIG_SYS_RESET_ADDRESS	0xfff00100
38 
39 /*
40  * virtual address to be used for temporary mappings.  There
41  * should be 128k free at this VA.
42  */
43 #define CONFIG_SYS_SCRATCH_VA	0xc0000000
44 
45 #define CONFIG_PCI		1	/* Enable PCI/PCIE*/
46 #define CONFIG_PCI1		1	/* PCI controler 1 */
47 #define CONFIG_PCIE1		1	/* PCIe 1 connected to ULI bridge */
48 #define CONFIG_PCIE2		1	/* PCIe 2 connected to slot */
49 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
50 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
51 #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
52 
53 #define CONFIG_ENV_OVERWRITE
54 #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
55 
56 #define CONFIG_HIGH_BATS	1	/* High BATs supported & enabled */
57 #define CONFIG_ALTIVEC		1
58 
59 /*
60  * L2CR setup -- make sure this is right for your board!
61  */
62 #define CONFIG_SYS_L2
63 #define L2_INIT		0
64 #define L2_ENABLE	(L2CR_L2E |0x00100000 )
65 
66 #ifndef CONFIG_SYS_CLK_FREQ
67 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
68 #endif
69 
70 #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
71 #define CONFIG_MISC_INIT_R		1
72 
73 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
74 #define CONFIG_SYS_MEMTEST_END		0x00400000
75 
76 /*
77  * Base addresses -- Note these are effective addresses where the
78  * actual resources get mapped (not physical addresses)
79  */
80 #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
81 #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
82 #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
83 
84 #define CONFIG_SYS_PCI1_ADDR		(CONFIG_SYS_CCSRBAR+0x8000)
85 #define CONFIG_SYS_PCIE1_ADDR		(CONFIG_SYS_CCSRBAR+0xa000)
86 #define CONFIG_SYS_PCIE2_ADDR		(CONFIG_SYS_CCSRBAR+0x9000)
87 
88 #define CONFIG_SYS_DIU_ADDR		(CONFIG_SYS_CCSRBAR+0x2c000)
89 
90 /* DDR Setup */
91 #define CONFIG_FSL_DDR2
92 #undef CONFIG_FSL_DDR_INTERACTIVE
93 #define CONFIG_SPD_EEPROM		/* Use SPD for DDR */
94 #define CONFIG_DDR_SPD
95 
96 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
97 #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
98 
99 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
100 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
101 #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
102 #define CONFIG_VERY_BIG_RAM
103 
104 #define MPC86xx_DDR_SDRAM_CLK_CNTL
105 
106 #define CONFIG_NUM_DDR_CONTROLLERS	1
107 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
108 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
109 
110 #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
111 
112 /* These are used when DDR doesn't use SPD.  */
113 #define CONFIG_SYS_SDRAM_SIZE	256		/* DDR is 256MB */
114 
115 #if 0 /* TODO */
116 #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
117 #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */
118 #define CONFIG_SYS_DDR_TIMING_3	0x00000000
119 #define CONFIG_SYS_DDR_TIMING_0	0x00260802
120 #define CONFIG_SYS_DDR_TIMING_1	0x3935d322
121 #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
122 #define CONFIG_SYS_DDR_MODE_1		0x00480432
123 #define CONFIG_SYS_DDR_MODE_2		0x00000000
124 #define CONFIG_SYS_DDR_INTERVAL	0x06180100
125 #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
126 #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
127 #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
128 #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
129 #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
130 #define CONFIG_SYS_DDR_CONTROL2	0x04400010
131 
132 #define CONFIG_SYS_DDR_ERR_INT_EN	0x00000000
133 #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
134 #define CONFIG_SYS_DDR_SBE		0x000f0000
135 
136 #endif
137 
138 
139 #define CONFIG_ID_EEPROM
140 #define CONFIG_SYS_I2C_EEPROM_NXID
141 #define CONFIG_ID_EEPROM
142 #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
143 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
144 
145 
146 #define CONFIG_SYS_FLASH_BASE		0xf0000000 /* start of FLASH 128M */
147 #define CONFIG_SYS_FLASH_BASE2		0xf8000000
148 
149 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
150 
151 #define CONFIG_SYS_BR0_PRELIM		0xf8001001 /* port size 16bit */
152 #define CONFIG_SYS_OR0_PRELIM		0xf8006e65 /* 128MB NOR Flash*/
153 
154 #define CONFIG_SYS_BR1_PRELIM		0xf0001001 /* port size 16bit */
155 #define CONFIG_SYS_OR1_PRELIM		0xf8006e65 /* 128MB Promjet */
156 #if 0 /* TODO */
157 #define CONFIG_SYS_BR2_PRELIM		0xf0000000
158 #define CONFIG_SYS_OR2_PRELIM		0xf0000000 /* 256MB NAND Flash - bank 1 */
159 #endif
160 #define CONFIG_SYS_BR3_PRELIM		0xe8000801 /* port size 8bit */
161 #define CONFIG_SYS_OR3_PRELIM		0xfff06ff7 /* 1MB PIXIS area*/
162 
163 
164 #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
165 #define PIXIS_BASE	0xe8000000	/* PIXIS registers */
166 #define PIXIS_ID		0x0	/* Board ID at offset 0 */
167 #define PIXIS_VER		0x1	/* Board version at offset 1 */
168 #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
169 #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
170 #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch */
171 #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
172 #define PIXIS_BRDCFG0		0x8	/* PIXIS Board Configuration Register0*/
173 #define PIXIS_VCTL		0x10	/* VELA Control Register */
174 #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
175 #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
176 #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
177 #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
178 #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
179 #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
180 #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
181 #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x0C    /* Reset altbank mask*/
182 
183 #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
184 #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
185 
186 #undef	CONFIG_SYS_FLASH_CHECKSUM
187 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
188 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
189 #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */
190 #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
191 
192 #define CONFIG_FLASH_CFI_DRIVER
193 #define CONFIG_SYS_FLASH_CFI
194 #define CONFIG_SYS_FLASH_EMPTY_INFO
195 
196 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
197 #define CONFIG_SYS_RAMBOOT
198 #else
199 #undef	CONFIG_SYS_RAMBOOT
200 #endif
201 
202 #if defined(CONFIG_SYS_RAMBOOT)
203 #undef CONFIG_SPD_EEPROM
204 #define CONFIG_SYS_SDRAM_SIZE	256
205 #endif
206 
207 #undef CONFIG_CLOCKS_IN_MHZ
208 
209 #define CONFIG_L1_INIT_RAM
210 #define CONFIG_SYS_INIT_RAM_LOCK	1
211 #ifndef CONFIG_SYS_INIT_RAM_LOCK
212 #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
213 #else
214 #define CONFIG_SYS_INIT_RAM_ADDR	0xe4000000	/* Initial RAM address */
215 #endif
216 #define CONFIG_SYS_INIT_RAM_END	0x4000		/* End of used area in RAM */
217 
218 #define CONFIG_SYS_GBL_DATA_SIZE	128		/* num bytes initial data */
219 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
220 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
221 
222 #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */
223 #define CONFIG_SYS_MALLOC_LEN		(6 * 1024 * 1024)	/* Reserved for malloc */
224 
225 /* Serial Port */
226 #define CONFIG_CONS_INDEX	1
227 #undef	CONFIG_SERIAL_SOFTWARE_FIFO
228 #define CONFIG_SYS_NS16550
229 #define CONFIG_SYS_NS16550_SERIAL
230 #define CONFIG_SYS_NS16550_REG_SIZE	1
231 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
232 
233 #define CONFIG_SYS_BAUDRATE_TABLE \
234 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
235 
236 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
237 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
238 
239 /* Use the HUSH parser */
240 #define CONFIG_SYS_HUSH_PARSER
241 #ifdef	CONFIG_SYS_HUSH_PARSER
242 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
243 #endif
244 
245 /*
246  * Pass open firmware flat tree to kernel
247  */
248 #define CONFIG_OF_LIBFDT		1
249 #define CONFIG_OF_BOARD_SETUP		1
250 #define CONFIG_OF_STDOUT_VIA_ALIAS	1
251 
252 
253 /* maximum size of the flat tree (8K) */
254 #define OF_FLAT_TREE_MAX_SIZE	8192
255 
256 #define CONFIG_SYS_64BIT_VSPRINTF	1
257 #define CONFIG_SYS_64BIT_STRTOUL	1
258 
259 /*
260  * I2C
261  */
262 #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
263 #define CONFIG_HARD_I2C		/* I2C with hardware support*/
264 #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
265 #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
266 #define CONFIG_SYS_I2C_SLAVE		0x7F
267 #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
268 #define CONFIG_SYS_I2C_OFFSET		0x3000
269 
270 /*
271  * General PCI
272  * Addresses are mapped 1-1.
273  */
274 #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
275 #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
276 #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
277 #define CONFIG_SYS_PCI1_IO_BASE	0x00000000
278 #define CONFIG_SYS_PCI1_IO_PHYS	0xe1000000
279 #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
280 
281 /* For RTL8139 */
282 #define KSEG1ADDR(x)	({u32 _x = le32_to_cpu(*(u32 *)(x)); (&_x); })
283 #define _IO_BASE		0x00000000
284 
285 /* controller 1, Base address 0xa000 */
286 #define CONFIG_SYS_PCIE1_MEM_BASE	0xa0000000
287 #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BASE
288 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
289 #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
290 #define CONFIG_SYS_PCIE1_IO_PHYS	0xe3000000
291 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00100000	/* 1M */
292 
293 /* controller 2, Base Address 0x9000 */
294 #define CONFIG_SYS_PCIE2_MEM_BASE	0x90000000
295 #define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BASE
296 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
297 #define CONFIG_SYS_PCIE2_IO_BASE	0x00000000	/* reuse mem LAW */
298 #define CONFIG_SYS_PCIE2_IO_PHYS	0xe2000000
299 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00100000	/* 1M */
300 
301 
302 #if defined(CONFIG_PCI)
303 
304 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
305 
306 #define CONFIG_NET_MULTI
307 #define CONFIG_CMD_NET
308 #define CONFIG_PCI_PNP		/* do pci plug-and-play */
309 #define CONFIG_CMD_REGINFO
310 
311 #define CONFIG_ULI526X
312 #ifdef CONFIG_ULI526X
313 #define CONFIG_ETHADDR   00:E0:0C:00:00:01
314 #endif
315 
316 /************************************************************
317  * USB support
318  ************************************************************/
319 #define CONFIG_PCI_OHCI		1
320 #define CONFIG_USB_OHCI_NEW		1
321 #define CONFIG_USB_KEYBOARD	1
322 #define CONFIG_SYS_DEVICE_DEREGISTER
323 #define CONFIG_SYS_USB_EVENT_POLL	1
324 #define CONFIG_SYS_USB_OHCI_SLOT_NAME	"ohci_pci"
325 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
326 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
327 
328 #if !defined(CONFIG_PCI_PNP)
329 #define PCI_ENET0_IOADDR	0xe0000000
330 #define PCI_ENET0_MEMADDR	0xe0000000
331 #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
332 #endif
333 
334 #define CONFIG_DOS_PARTITION
335 #define CONFIG_SCSI_AHCI
336 
337 #ifdef CONFIG_SCSI_AHCI
338 #define CONFIG_SATA_ULI5288
339 #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
340 #define CONFIG_SYS_SCSI_MAX_LUN	1
341 #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
342 #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
343 #endif
344 
345 #endif	/* CONFIG_PCI */
346 
347 /*
348  * BAT0		2G	Cacheable, non-guarded
349  * 0x0000_0000	2G	DDR
350  */
351 #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
352 #define CONFIG_SYS_DBAT0U	(BATU_BL_2G | BATU_VS | BATU_VP)
353 #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE )
354 #define CONFIG_SYS_IBAT0U	CONFIG_SYS_DBAT0U
355 
356 /*
357  * BAT1		1G	Cache-inhibited, guarded
358  * 0x8000_0000	256M	PCI-1 Memory
359  * 0xa000_0000	256M	PCI-Express 1 Memory
360  * 0x9000_0000	256M	PCI-Express 2 Memory
361  */
362 
363 #define CONFIG_SYS_DBAT1L	(CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
364 			| BATL_GUARDEDSTORAGE)
365 #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP)
366 #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
367 #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
368 
369 /*
370  * BAT2		16M	Cache-inhibited, guarded
371  * 0xe100_0000	1M	PCI-1 I/O
372  */
373 
374 #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
375 			| BATL_GUARDEDSTORAGE)
376 #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCI1_IO_PHYS | BATU_BL_16M | BATU_VS | BATU_VP)
377 #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
378 #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
379 
380 /*
381  * BAT3		4M	Cache-inhibited, guarded
382  * 0xe000_0000	4M	CCSR
383  */
384 
385 #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
386 			| BATL_GUARDEDSTORAGE)
387 #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
388 #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
389 #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
390 
391 /*
392  * BAT4		32M	Cache-inhibited, guarded
393  * 0xe200_0000	1M	PCI-Express 2 I/O
394  * 0xe300_0000	1M	PCI-Express 1 I/O
395  */
396 
397 #define CONFIG_SYS_DBAT4L	(CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
398 			| BATL_GUARDEDSTORAGE)
399 #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
400 #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
401 #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
402 
403 
404 /*
405  * BAT5		128K	Cacheable, non-guarded
406  * 0xe400_0000	128K	Init RAM for stack in the CPU DCache (no backing memory)
407  */
408 #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
409 #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
410 #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
411 #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
412 
413 /*
414  * BAT6		256M	Cache-inhibited, guarded
415  * 0xf000_0000	256M	FLASH
416  */
417 #define CONFIG_SYS_DBAT6L	(CONFIG_SYS_FLASH_BASE	 | BATL_PP_RW | BATL_CACHEINHIBIT \
418 			| BATL_GUARDEDSTORAGE)
419 #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE	 | BATU_BL_256M | BATU_VS | BATU_VP)
420 #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
421 #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
422 
423 /* Map the last 1M of flash where we're running from reset */
424 #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
425 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
426 #define CONFIG_SYS_DBAT6U_EARLY	(TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
427 #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
428 				 | BATL_MEMCOHERENCE)
429 #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
430 
431 /*
432  * BAT7		4M	Cache-inhibited, guarded
433  * 0xe800_0000	4M	PIXIS
434  */
435 #define CONFIG_SYS_DBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
436 			| BATL_GUARDEDSTORAGE)
437 #define CONFIG_SYS_DBAT7U	(PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
438 #define CONFIG_SYS_IBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
439 #define CONFIG_SYS_IBAT7U	CONFIG_SYS_DBAT7U
440 
441 
442 /*
443  * Environment
444  */
445 #ifndef CONFIG_SYS_RAMBOOT
446 #define CONFIG_ENV_IS_IN_FLASH	1
447 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
448 #define CONFIG_ENV_SECT_SIZE	0x20000	/* 126k (one sector) for env */
449 #define CONFIG_ENV_SIZE		0x2000
450 #else
451 #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
452 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
453 #define CONFIG_ENV_SIZE		0x2000
454 #endif
455 
456 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
457 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
458 
459 
460 /*
461  * BOOTP options
462  */
463 #define CONFIG_BOOTP_BOOTFILESIZE
464 #define CONFIG_BOOTP_BOOTPATH
465 #define CONFIG_BOOTP_GATEWAY
466 #define CONFIG_BOOTP_HOSTNAME
467 
468 
469 /*
470  * Command line configuration.
471  */
472 #include <config_cmd_default.h>
473 
474 #define CONFIG_CMD_PING
475 #define CONFIG_CMD_I2C
476 #define CONFIG_CMD_MII
477 
478 #if defined(CONFIG_SYS_RAMBOOT)
479 #undef CONFIG_CMD_ENV
480 #endif
481 
482 #if defined(CONFIG_PCI)
483 #define CONFIG_CMD_PCI
484 #define CONFIG_CMD_SCSI
485 #define CONFIG_CMD_EXT2
486 #define CONFIG_CMD_USB
487 #endif
488 
489 
490 #define CONFIG_WATCHDOG			/* watchdog enabled */
491 #define CONFIG_SYS_WATCHDOG_FREQ	5000	/* Feed interval, 5s */
492 
493 /*DIU Configuration*/
494 #define DIU_CONNECT_TO_DVI		/* DIU controller connects to DVI encoder*/
495 
496 /*
497  * Miscellaneous configurable options
498  */
499 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
500 #define CONFIG_CMDLINE_EDITING          /* Command-line editing */
501 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
502 #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
503 
504 #if defined(CONFIG_CMD_KGDB)
505 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
506 #else
507 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
508 #endif
509 
510 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
511 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
512 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
513 #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
514 
515 /*
516  * For booting Linux, the board info and command line data
517  * have to be in the first 8 MB of memory, since this is
518  * the maximum mapped by the Linux kernel during initialization.
519  */
520 #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
521 
522 /*
523  * Internal Definitions
524  *
525  * Boot Flags
526  */
527 #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
528 #define BOOTFLAG_WARM	0x02		/* Software reboot */
529 
530 #if defined(CONFIG_CMD_KGDB)
531 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
532 #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
533 #endif
534 
535 /*
536  * Environment Configuration
537  */
538 #define CONFIG_IPADDR		192.168.1.100
539 
540 #define CONFIG_HOSTNAME		unknown
541 #define CONFIG_ROOTPATH		/opt/nfsroot
542 #define CONFIG_BOOTFILE		uImage
543 #define CONFIG_UBOOTPATH	8610hpcd/u-boot.bin
544 
545 #define CONFIG_SERVERIP		192.168.1.1
546 #define CONFIG_GATEWAYIP	192.168.1.1
547 #define CONFIG_NETMASK		255.255.255.0
548 
549 /* default location for tftp and bootm */
550 #define CONFIG_LOADADDR		1000000
551 
552 #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
553 #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
554 
555 #define CONFIG_BAUDRATE	115200
556 
557 #if defined(CONFIG_PCI1)
558 #define PCI_ENV \
559  "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
560 	"echo e;md ${a}e00 9\0" \
561  "pci1regs=setenv a e0008; run pcireg\0" \
562  "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
563 	"pci d.w $b.0 56 1\0" \
564  "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
565 	"pci w.w $b.0 56 ffff\0"	\
566  "pci1err=setenv a e0008; run pcierr\0"	\
567  "pci1errc=setenv a e0008; run pcierrc\0"
568 #else
569 #define	PCI_ENV ""
570 #endif
571 
572 #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
573 #define PCIE_ENV \
574  "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
575 	"echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
576  "pcie1regs=setenv a e000a; run pciereg\0"	\
577  "pcie2regs=setenv a e0009; run pciereg\0"	\
578  "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
579 	"pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;"	\
580 	"pci d $b.0 130 1\0" \
581  "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
582 	"pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
583 	"pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0"		\
584  "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0"	\
585  "pcie1err=setenv a e000a; run pcieerr\0"	\
586  "pcie2err=setenv a e0009; run pcieerr\0"	\
587  "pcie1errc=setenv a e000a; run pcieerrc\0"	\
588  "pcie2errc=setenv a e0009; run pcieerrc\0"
589 #else
590 #define	PCIE_ENV ""
591 #endif
592 
593 #define DMA_ENV \
594  "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
595 	"mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
596  "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
597 	"mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
598  "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
599 	"mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
600  "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
601 	"mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
602 
603 #ifdef ENV_DEBUG
604 #define	CONFIG_EXTRA_ENV_SETTINGS				\
605  "netdev=eth0\0"						\
606  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
607  "tftpflash=tftpboot $loadaddr $uboot; "			\
608 	"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
609 	"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
610 	"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
611 	"protect on " MK_STR(TEXT_BASE) " +$filesize; "	\
612 	"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
613  "consoledev=ttyS0\0"						\
614  "ramdiskaddr=2000000\0"					\
615  "ramdiskfile=8610hpcd/ramdisk.uboot\0"				\
616  "fdtaddr=c00000\0"						\
617  "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0"				\
618  "bdev=sda3\0"					\
619  "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
620  "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
621  "maxcpus=1"	\
622  "eoi=mw e00400b0 0\0"						\
623  "iack=md e00400a0 1\0"						\
624  "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
625 	"md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
626 	"md ${a}f00 5\0" \
627  "ddr1regs=setenv a e0002; run ddrreg\0" \
628  "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
629 	"md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
630 	"md ${a}e60 1; md ${a}ef0 1d\0" \
631  "guregs=setenv a e00e0; run gureg\0" \
632  "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
633  "mcmregs=setenv a e0001; run mcmreg\0" \
634  "diuregs=md e002c000 1d\0" \
635  "dium=mw e002c01c\0" \
636  "diuerr=md e002c014 1\0" \
637  "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0 debug\0" \
638  "monitor=0-DVI\0" \
639  "pmregs=md e00e1000 2b\0" \
640  "lawregs=md e0000c08 4b\0" \
641  "lbcregs=md e0005000 36\0" \
642  "dma0regs=md e0021100 12\0" \
643  "dma1regs=md e0021180 12\0" \
644  "dma2regs=md e0021200 12\0" \
645  "dma3regs=md e0021280 12\0" \
646  PCI_ENV \
647  PCIE_ENV \
648  DMA_ENV
649 #else
650 #define CONFIG_EXTRA_ENV_SETTINGS                               \
651  "netdev=eth0\0"                                                \
652  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"                         \
653  "consoledev=ttyS0\0"                                           \
654  "ramdiskaddr=2000000\0"                                        \
655  "ramdiskfile=8610hpcd/ramdisk.uboot\0"                         \
656  "fdtaddr=c00000\0"                                             \
657  "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0"                          \
658  "bdev=sda3\0"							\
659  "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0\0"\
660  "monitor=0-DVI\0"
661 #endif
662 
663 #define CONFIG_NFSBOOTCOMMAND					\
664  "setenv bootargs root=/dev/nfs rw "				\
665 	"nfsroot=$serverip:$rootpath "				\
666 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
667 	"console=$consoledev,$baudrate $othbootargs;"		\
668  "tftp $loadaddr $bootfile;"					\
669  "tftp $fdtaddr $fdtfile;"					\
670  "bootm $loadaddr - $fdtaddr"
671 
672 #define CONFIG_RAMBOOTCOMMAND \
673  "setenv bootargs root=/dev/ram rw "				\
674 	"console=$consoledev,$baudrate $othbootargs;"		\
675  "tftp $ramdiskaddr $ramdiskfile;"				\
676  "tftp $loadaddr $bootfile;"					\
677  "tftp $fdtaddr $fdtfile;"					\
678  "bootm $loadaddr $ramdiskaddr $fdtaddr"
679 
680 #define CONFIG_BOOTCOMMAND		\
681  "setenv bootargs root=/dev/$bdev rw "	\
682 	"console=$consoledev,$baudrate $othbootargs;"	\
683  "tftp $loadaddr $bootfile;"		\
684  "tftp $fdtaddr $fdtfile;"		\
685  "bootm $loadaddr - $fdtaddr"
686 
687 #endif	/* __CONFIG_H */
688