1 /* 2 * Copyright 2007-2011 Freescale Semiconductor, Inc. 3 * 4 * This program is free software; you can redistribute it and/or 5 * modify it under the terms of the GNU General Public License 6 * Version 2 as published by the Free Software Foundation. 7 */ 8 9 /* 10 * MPC8610HPCD board configuration file 11 */ 12 13 #ifndef __CONFIG_H 14 #define __CONFIG_H 15 16 #define CONFIG_DISPLAY_BOARDINFO 17 18 /* High Level Configuration Options */ 19 #define CONFIG_MPC8610 1 /* MPC8610 specific */ 20 #define CONFIG_MPC8610HPCD 1 /* MPC8610HPCD board specific */ 21 #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 22 23 #define CONFIG_SYS_TEXT_BASE 0xfff00000 24 25 26 /* video */ 27 #define CONFIG_FSL_DIU_FB 28 29 #ifdef CONFIG_FSL_DIU_FB 30 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000) 31 #define CONFIG_VIDEO 32 #define CONFIG_CMD_BMP 33 #define CONFIG_CFB_CONSOLE 34 #define CONFIG_VIDEO_SW_CURSOR 35 #define CONFIG_VGA_AS_SINGLE_DEVICE 36 #define CONFIG_VIDEO_LOGO 37 #define CONFIG_VIDEO_BMP_LOGO 38 #endif 39 40 #ifdef RUN_DIAG 41 #define CONFIG_SYS_DIAG_ADDR 0xff800000 42 #endif 43 44 /* 45 * virtual address to be used for temporary mappings. There 46 * should be 128k free at this VA. 47 */ 48 #define CONFIG_SYS_SCRATCH_VA 0xc0000000 49 50 #define CONFIG_PCI 1 /* Enable PCI/PCIE*/ 51 #define CONFIG_PCI1 1 /* PCI controler 1 */ 52 #define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */ 53 #define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */ 54 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 55 #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 56 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 57 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 58 59 #define CONFIG_ENV_OVERWRITE 60 #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 61 62 #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ 63 #define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */ 64 #define CONFIG_ALTIVEC 1 65 66 /* 67 * L2CR setup -- make sure this is right for your board! 68 */ 69 #define CONFIG_SYS_L2 70 #define L2_INIT 0 71 #define L2_ENABLE (L2CR_L2E |0x00100000 ) 72 73 #ifndef CONFIG_SYS_CLK_FREQ 74 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 75 #endif 76 77 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 78 #define CONFIG_MISC_INIT_R 1 79 80 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 81 #define CONFIG_SYS_MEMTEST_END 0x00400000 82 83 /* 84 * Base addresses -- Note these are effective addresses where the 85 * actual resources get mapped (not physical addresses) 86 */ 87 #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 88 #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 89 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 90 91 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 92 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 93 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW 94 95 /* DDR Setup */ 96 #define CONFIG_SYS_FSL_DDR2 97 #undef CONFIG_FSL_DDR_INTERACTIVE 98 #define CONFIG_SPD_EEPROM /* Use SPD for DDR */ 99 #define CONFIG_DDR_SPD 100 101 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 102 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 103 104 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 105 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 106 #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 107 #define CONFIG_VERY_BIG_RAM 108 109 #define CONFIG_NUM_DDR_CONTROLLERS 1 110 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 111 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 112 113 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 114 115 /* These are used when DDR doesn't use SPD. */ 116 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 117 118 #if 0 /* TODO */ 119 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 120 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */ 121 #define CONFIG_SYS_DDR_TIMING_3 0x00000000 122 #define CONFIG_SYS_DDR_TIMING_0 0x00260802 123 #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 124 #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 125 #define CONFIG_SYS_DDR_MODE_1 0x00480432 126 #define CONFIG_SYS_DDR_MODE_2 0x00000000 127 #define CONFIG_SYS_DDR_INTERVAL 0x06180100 128 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 129 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 130 #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 131 #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 132 #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ 133 #define CONFIG_SYS_DDR_CONTROL2 0x04400010 134 135 #define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000 136 #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 137 #define CONFIG_SYS_DDR_SBE 0x000f0000 138 139 #endif 140 141 142 #define CONFIG_ID_EEPROM 143 #define CONFIG_SYS_I2C_EEPROM_NXID 144 #define CONFIG_ID_EEPROM 145 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 146 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 147 148 149 #define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */ 150 #define CONFIG_SYS_FLASH_BASE2 0xf8000000 151 152 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2} 153 154 #define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */ 155 #define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/ 156 157 #define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */ 158 #define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */ 159 #if 0 /* TODO */ 160 #define CONFIG_SYS_BR2_PRELIM 0xf0000000 161 #define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */ 162 #endif 163 #define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */ 164 #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/ 165 166 167 #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 168 #define PIXIS_BASE 0xe8000000 /* PIXIS registers */ 169 #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 170 #define PIXIS_VER 0x1 /* Board version at offset 1 */ 171 #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 172 #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 173 #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */ 174 #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 175 #define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/ 176 #define PIXIS_VCTL 0x10 /* VELA Control Register */ 177 #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 178 #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 179 #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 180 #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 181 #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 182 #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 183 #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 184 #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */ 185 186 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 187 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 188 189 #undef CONFIG_SYS_FLASH_CHECKSUM 190 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 191 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 192 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 193 #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ 194 195 #define CONFIG_FLASH_CFI_DRIVER 196 #define CONFIG_SYS_FLASH_CFI 197 #define CONFIG_SYS_FLASH_EMPTY_INFO 198 199 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 200 #define CONFIG_SYS_RAMBOOT 201 #else 202 #undef CONFIG_SYS_RAMBOOT 203 #endif 204 205 #if defined(CONFIG_SYS_RAMBOOT) 206 #undef CONFIG_SPD_EEPROM 207 #define CONFIG_SYS_SDRAM_SIZE 256 208 #endif 209 210 #undef CONFIG_CLOCKS_IN_MHZ 211 212 #define CONFIG_SYS_INIT_RAM_LOCK 1 213 #ifndef CONFIG_SYS_INIT_RAM_LOCK 214 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 215 #else 216 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */ 217 #endif 218 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 219 220 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 221 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 222 223 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */ 224 #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */ 225 226 /* Serial Port */ 227 #define CONFIG_CONS_INDEX 1 228 #define CONFIG_SYS_NS16550 229 #define CONFIG_SYS_NS16550_SERIAL 230 #define CONFIG_SYS_NS16550_REG_SIZE 1 231 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 232 233 #define CONFIG_SYS_BAUDRATE_TABLE \ 234 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 235 236 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 237 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 238 239 /* Use the HUSH parser */ 240 #define CONFIG_SYS_HUSH_PARSER 241 242 /* 243 * Pass open firmware flat tree to kernel 244 */ 245 #define CONFIG_OF_LIBFDT 1 246 #define CONFIG_OF_BOARD_SETUP 1 247 #define CONFIG_OF_STDOUT_VIA_ALIAS 1 248 249 250 /* maximum size of the flat tree (8K) */ 251 #define OF_FLAT_TREE_MAX_SIZE 8192 252 253 /* 254 * I2C 255 */ 256 #define CONFIG_SYS_I2C 257 #define CONFIG_SYS_I2C_FSL 258 #define CONFIG_SYS_FSL_I2C_SPEED 400000 259 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 260 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 261 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 262 263 /* 264 * General PCI 265 * Addresses are mapped 1-1. 266 */ 267 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 268 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS 269 #define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS 270 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 271 #define CONFIG_SYS_PCI1_IO_BUS 0x0000000 272 #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000 273 #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000 274 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 275 276 /* controller 1, Base address 0xa000 */ 277 #define CONFIG_SYS_PCIE1_NAME "ULI" 278 #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 279 #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS 280 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 281 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 282 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000 283 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */ 284 285 /* controller 2, Base Address 0x9000 */ 286 #define CONFIG_SYS_PCIE2_NAME "Slot 1" 287 #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000 288 #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS 289 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 290 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */ 291 #define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000 292 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */ 293 294 295 #if defined(CONFIG_PCI) 296 297 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 298 299 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 300 #define CONFIG_CMD_REGINFO 301 302 #define CONFIG_ULI526X 303 #ifdef CONFIG_ULI526X 304 #endif 305 306 /************************************************************ 307 * USB support 308 ************************************************************/ 309 #define CONFIG_PCI_OHCI 1 310 #define CONFIG_USB_OHCI_NEW 1 311 #define CONFIG_USB_KEYBOARD 1 312 #define CONFIG_SYS_STDIO_DEREGISTER 313 #define CONFIG_SYS_USB_EVENT_POLL 1 314 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 315 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 316 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 317 318 #if !defined(CONFIG_PCI_PNP) 319 #define PCI_ENET0_IOADDR 0xe0000000 320 #define PCI_ENET0_MEMADDR 0xe0000000 321 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 322 #endif 323 324 #define CONFIG_DOS_PARTITION 325 #define CONFIG_SCSI_AHCI 326 327 #ifdef CONFIG_SCSI_AHCI 328 #define CONFIG_LIBATA 329 #define CONFIG_SATA_ULI5288 330 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 331 #define CONFIG_SYS_SCSI_MAX_LUN 1 332 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 333 #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 334 #endif 335 336 #endif /* CONFIG_PCI */ 337 338 /* 339 * BAT0 2G Cacheable, non-guarded 340 * 0x0000_0000 2G DDR 341 */ 342 #define CONFIG_SYS_DBAT0L (BATL_PP_RW) 343 #define CONFIG_SYS_IBAT0L (BATL_PP_RW) 344 345 /* 346 * BAT1 1G Cache-inhibited, guarded 347 * 0x8000_0000 256M PCI-1 Memory 348 * 0xa000_0000 256M PCI-Express 1 Memory 349 * 0x9000_0000 256M PCI-Express 2 Memory 350 */ 351 352 #define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 353 | BATL_GUARDEDSTORAGE) 354 #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP) 355 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 356 #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 357 358 /* 359 * BAT2 16M Cache-inhibited, guarded 360 * 0xe100_0000 1M PCI-1 I/O 361 */ 362 363 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 364 | BATL_GUARDEDSTORAGE) 365 #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP) 366 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 367 #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 368 369 /* 370 * BAT3 4M Cache-inhibited, guarded 371 * 0xe000_0000 4M CCSR 372 */ 373 374 #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \ 375 | BATL_GUARDEDSTORAGE) 376 #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP) 377 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) 378 #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 379 380 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) 381 #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 382 | BATL_PP_RW | BATL_CACHEINHIBIT \ 383 | BATL_GUARDEDSTORAGE) 384 #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ 385 | BATU_BL_1M | BATU_VS | BATU_VP) 386 #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 387 | BATL_PP_RW | BATL_CACHEINHIBIT) 388 #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU 389 #endif 390 391 /* 392 * BAT4 32M Cache-inhibited, guarded 393 * 0xe200_0000 1M PCI-Express 2 I/O 394 * 0xe300_0000 1M PCI-Express 1 I/O 395 */ 396 397 #define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 398 | BATL_GUARDEDSTORAGE) 399 #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP) 400 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 401 #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 402 403 404 /* 405 * BAT5 128K Cacheable, non-guarded 406 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory) 407 */ 408 #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 409 #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 410 #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 411 #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 412 413 /* 414 * BAT6 256M Cache-inhibited, guarded 415 * 0xf000_0000 256M FLASH 416 */ 417 #define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \ 418 | BATL_GUARDEDSTORAGE) 419 #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 420 #define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE) 421 #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 422 423 /* Map the last 1M of flash where we're running from reset */ 424 #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 425 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 426 #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 427 #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 428 | BATL_MEMCOHERENCE) 429 #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY 430 431 /* 432 * BAT7 4M Cache-inhibited, guarded 433 * 0xe800_0000 4M PIXIS 434 */ 435 #define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \ 436 | BATL_GUARDEDSTORAGE) 437 #define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 438 #define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 439 #define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U 440 441 442 /* 443 * Environment 444 */ 445 #ifndef CONFIG_SYS_RAMBOOT 446 #define CONFIG_ENV_IS_IN_FLASH 1 447 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 448 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */ 449 #define CONFIG_ENV_SIZE 0x2000 450 #else 451 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 452 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 453 #define CONFIG_ENV_SIZE 0x2000 454 #endif 455 456 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 457 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 458 459 460 /* 461 * BOOTP options 462 */ 463 #define CONFIG_BOOTP_BOOTFILESIZE 464 #define CONFIG_BOOTP_BOOTPATH 465 #define CONFIG_BOOTP_GATEWAY 466 #define CONFIG_BOOTP_HOSTNAME 467 468 469 /* 470 * Command line configuration. 471 */ 472 #define CONFIG_CMD_PING 473 #define CONFIG_CMD_I2C 474 #define CONFIG_CMD_MII 475 476 #if defined(CONFIG_PCI) 477 #define CONFIG_CMD_PCI 478 #define CONFIG_CMD_SCSI 479 #define CONFIG_CMD_EXT2 480 #define CONFIG_CMD_USB 481 #endif 482 483 484 #define CONFIG_WATCHDOG /* watchdog enabled */ 485 #define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */ 486 487 /* 488 * Miscellaneous configurable options 489 */ 490 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 491 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 492 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 493 494 #if defined(CONFIG_CMD_KGDB) 495 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 496 #else 497 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 498 #endif 499 500 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 501 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 502 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 503 504 /* 505 * For booting Linux, the board info and command line data 506 * have to be in the first 8 MB of memory, since this is 507 * the maximum mapped by the Linux kernel during initialization. 508 */ 509 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 510 511 #if defined(CONFIG_CMD_KGDB) 512 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 513 #endif 514 515 /* 516 * Environment Configuration 517 */ 518 #define CONFIG_IPADDR 192.168.1.100 519 520 #define CONFIG_HOSTNAME unknown 521 #define CONFIG_ROOTPATH "/opt/nfsroot" 522 #define CONFIG_BOOTFILE "uImage" 523 #define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin 524 525 #define CONFIG_SERVERIP 192.168.1.1 526 #define CONFIG_GATEWAYIP 192.168.1.1 527 #define CONFIG_NETMASK 255.255.255.0 528 529 /* default location for tftp and bootm */ 530 #define CONFIG_LOADADDR 1000000 531 532 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 533 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 534 535 #define CONFIG_BAUDRATE 115200 536 537 #if defined(CONFIG_PCI1) 538 #define PCI_ENV \ 539 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \ 540 "echo e;md ${a}e00 9\0" \ 541 "pci1regs=setenv a e0008; run pcireg\0" \ 542 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \ 543 "pci d.w $b.0 56 1\0" \ 544 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \ 545 "pci w.w $b.0 56 ffff\0" \ 546 "pci1err=setenv a e0008; run pcierr\0" \ 547 "pci1errc=setenv a e0008; run pcierrc\0" 548 #else 549 #define PCI_ENV "" 550 #endif 551 552 #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) 553 #define PCIE_ENV \ 554 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \ 555 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \ 556 "pcie1regs=setenv a e000a; run pciereg\0" \ 557 "pcie2regs=setenv a e0009; run pciereg\0" \ 558 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\ 559 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \ 560 "pci d $b.0 130 1\0" \ 561 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\ 562 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \ 563 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \ 564 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \ 565 "pcie1err=setenv a e000a; run pcieerr\0" \ 566 "pcie2err=setenv a e0009; run pcieerr\0" \ 567 "pcie1errc=setenv a e000a; run pcieerrc\0" \ 568 "pcie2errc=setenv a e0009; run pcieerrc\0" 569 #else 570 #define PCIE_ENV "" 571 #endif 572 573 #define DMA_ENV \ 574 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\ 575 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \ 576 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\ 577 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \ 578 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\ 579 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \ 580 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\ 581 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0" 582 583 #ifdef ENV_DEBUG 584 #define CONFIG_EXTRA_ENV_SETTINGS \ 585 "netdev=eth0\0" \ 586 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 587 "tftpflash=tftpboot $loadaddr $uboot; " \ 588 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 589 " +$filesize; " \ 590 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 591 " +$filesize; " \ 592 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 593 " $filesize; " \ 594 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 595 " +$filesize; " \ 596 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 597 " $filesize\0" \ 598 "consoledev=ttyS0\0" \ 599 "ramdiskaddr=2000000\0" \ 600 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \ 601 "fdtaddr=c00000\0" \ 602 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \ 603 "bdev=sda3\0" \ 604 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ 605 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ 606 "maxcpus=1" \ 607 "eoi=mw e00400b0 0\0" \ 608 "iack=md e00400a0 1\0" \ 609 "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \ 610 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \ 611 "md ${a}f00 5\0" \ 612 "ddr1regs=setenv a e0002; run ddrreg\0" \ 613 "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \ 614 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \ 615 "md ${a}e60 1; md ${a}ef0 1d\0" \ 616 "guregs=setenv a e00e0; run gureg\0" \ 617 "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \ 618 "mcmregs=setenv a e0001; run mcmreg\0" \ 619 "diuregs=md e002c000 1d\0" \ 620 "dium=mw e002c01c\0" \ 621 "diuerr=md e002c014 1\0" \ 622 "pmregs=md e00e1000 2b\0" \ 623 "lawregs=md e0000c08 4b\0" \ 624 "lbcregs=md e0005000 36\0" \ 625 "dma0regs=md e0021100 12\0" \ 626 "dma1regs=md e0021180 12\0" \ 627 "dma2regs=md e0021200 12\0" \ 628 "dma3regs=md e0021280 12\0" \ 629 PCI_ENV \ 630 PCIE_ENV \ 631 DMA_ENV 632 #else 633 #define CONFIG_EXTRA_ENV_SETTINGS \ 634 "netdev=eth0\0" \ 635 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 636 "consoledev=ttyS0\0" \ 637 "ramdiskaddr=2000000\0" \ 638 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \ 639 "fdtaddr=c00000\0" \ 640 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \ 641 "bdev=sda3\0" 642 #endif 643 644 #define CONFIG_NFSBOOTCOMMAND \ 645 "setenv bootargs root=/dev/nfs rw " \ 646 "nfsroot=$serverip:$rootpath " \ 647 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 648 "console=$consoledev,$baudrate $othbootargs;" \ 649 "tftp $loadaddr $bootfile;" \ 650 "tftp $fdtaddr $fdtfile;" \ 651 "bootm $loadaddr - $fdtaddr" 652 653 #define CONFIG_RAMBOOTCOMMAND \ 654 "setenv bootargs root=/dev/ram rw " \ 655 "console=$consoledev,$baudrate $othbootargs;" \ 656 "tftp $ramdiskaddr $ramdiskfile;" \ 657 "tftp $loadaddr $bootfile;" \ 658 "tftp $fdtaddr $fdtfile;" \ 659 "bootm $loadaddr $ramdiskaddr $fdtaddr" 660 661 #define CONFIG_BOOTCOMMAND \ 662 "setenv bootargs root=/dev/$bdev rw " \ 663 "console=$consoledev,$baudrate $othbootargs;" \ 664 "tftp $loadaddr $bootfile;" \ 665 "tftp $fdtaddr $fdtfile;" \ 666 "bootm $loadaddr - $fdtaddr" 667 668 #endif /* __CONFIG_H */ 669