xref: /openbmc/u-boot/include/configs/MPC8572DS.h (revision c8f48474)
1 /*
2  * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 /*
8  * mpc8572ds board configuration file
9  *
10  */
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13 
14 #include "../board/freescale/common/ics307_clk.h"
15 
16 #ifndef CONFIG_SYS_TEXT_BASE
17 #define CONFIG_SYS_TEXT_BASE	0xeff40000
18 #endif
19 
20 #ifndef CONFIG_RESET_VECTOR_ADDRESS
21 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
22 #endif
23 
24 #ifndef CONFIG_SYS_MONITOR_BASE
25 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
26 #endif
27 
28 /* High Level Configuration Options */
29 #define CONFIG_BOOKE		1	/* BOOKE */
30 #define CONFIG_E500		1	/* BOOKE e500 family */
31 #define CONFIG_MPC8572DS	1
32 #define CONFIG_MP		1	/* support multiple processors */
33 
34 #define CONFIG_FSL_ELBC		1	/* Has Enhanced localbus controller */
35 #define CONFIG_PCIE1		1	/* PCIE controller 1 (slot 1) */
36 #define CONFIG_PCIE2		1	/* PCIE controller 2 (slot 2) */
37 #define CONFIG_PCIE3		1	/* PCIE controller 3 (ULI bridge) */
38 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
39 #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
40 #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
41 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
42 
43 #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
44 
45 #define CONFIG_TSEC_ENET		/* tsec ethernet support */
46 #define CONFIG_ENV_OVERWRITE
47 
48 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
49 #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk() /* ddrclk for MPC85xx */
50 #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
51 
52 /*
53  * These can be toggled for performance analysis, otherwise use default.
54  */
55 #define CONFIG_L2_CACHE			/* toggle L2 cache */
56 #define CONFIG_BTB			/* toggle branch predition */
57 
58 #define CONFIG_ENABLE_36BIT_PHYS	1
59 
60 #ifdef CONFIG_PHYS_64BIT
61 #define CONFIG_ADDR_MAP			1
62 #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
63 #endif
64 
65 #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest works on */
66 #define CONFIG_SYS_MEMTEST_END		0x7fffffff
67 #define CONFIG_PANIC_HANG	/* do not reset board on panic */
68 
69 /*
70  * Config the L2 Cache as L2 SRAM
71  */
72 #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
73 #ifdef CONFIG_PHYS_64BIT
74 #define CONFIG_SYS_INIT_L2_ADDR_PHYS		0xff8f80000ull
75 #else
76 #define CONFIG_SYS_INIT_L2_ADDR_PHYS		CONFIG_SYS_INIT_L2_ADDR
77 #endif
78 #define CONFIG_SYS_L2_SIZE		(512 << 10)
79 #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
80 
81 #define CONFIG_SYS_CCSRBAR		0xffe00000
82 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
83 
84 #if defined(CONFIG_NAND_SPL)
85 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
86 #endif
87 
88 /* DDR Setup */
89 #define CONFIG_VERY_BIG_RAM
90 #define CONFIG_SYS_FSL_DDR2
91 #undef CONFIG_FSL_DDR_INTERACTIVE
92 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
93 #define CONFIG_DDR_SPD
94 
95 #define CONFIG_DDR_ECC
96 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
97 #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
98 
99 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
100 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
101 
102 #define CONFIG_NUM_DDR_CONTROLLERS	2
103 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
104 #define CONFIG_CHIP_SELECTS_PER_CTRL	2
105 
106 /* I2C addresses of SPD EEPROMs */
107 #define CONFIG_SYS_SPD_BUS_NUM		1	/* SPD EEPROMS locate on I2C bus 1 */
108 #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
109 #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 1 DIMM 0 */
110 
111 /* These are used when DDR doesn't use SPD.  */
112 #define CONFIG_SYS_SDRAM_SIZE		512		/* DDR is 512MB */
113 #define CONFIG_SYS_DDR_CS0_BNDS		0x0000001F
114 #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */
115 #define CONFIG_SYS_DDR_TIMING_3		0x00020000
116 #define CONFIG_SYS_DDR_TIMING_0		0x00260802
117 #define CONFIG_SYS_DDR_TIMING_1		0x626b2634
118 #define CONFIG_SYS_DDR_TIMING_2		0x062874cf
119 #define CONFIG_SYS_DDR_MODE_1		0x00440462
120 #define CONFIG_SYS_DDR_MODE_2		0x00000000
121 #define CONFIG_SYS_DDR_INTERVAL		0x0c300100
122 #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
123 #define CONFIG_SYS_DDR_CLK_CTRL		0x00800000
124 #define CONFIG_SYS_DDR_OCD_CTRL		0x00000000
125 #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
126 #define CONFIG_SYS_DDR_CONTROL		0xc3000008	/* Type = DDR2 */
127 #define CONFIG_SYS_DDR_CONTROL2		0x24400000
128 
129 #define CONFIG_SYS_DDR_ERR_INT_EN	0x0000000d
130 #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
131 #define CONFIG_SYS_DDR_SBE		0x00010000
132 
133 /*
134  * Make sure required options are set
135  */
136 #ifndef CONFIG_SPD_EEPROM
137 #error ("CONFIG_SPD_EEPROM is required")
138 #endif
139 
140 #undef CONFIG_CLOCKS_IN_MHZ
141 
142 /*
143  * Memory map
144  *
145  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
146  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
147  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
148  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
149  *
150  * Localbus cacheable (TBD)
151  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
152  *
153  * Localbus non-cacheable
154  * 0xe000_0000	0xe80f_ffff	Promjet/free		128M non-cacheable
155  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
156  * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
157  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
158  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
159  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
160  */
161 
162 /*
163  * Local Bus Definitions
164  */
165 #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* start of FLASH 128M */
166 #ifdef CONFIG_PHYS_64BIT
167 #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
168 #else
169 #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
170 #endif
171 
172 #define CONFIG_FLASH_BR_PRELIM \
173 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
174 #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
175 
176 #define CONFIG_SYS_BR1_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
177 #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
178 
179 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
180 #define CONFIG_SYS_FLASH_QUIET_TEST
181 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
182 
183 #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
184 #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
185 #undef	CONFIG_SYS_FLASH_CHECKSUM
186 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
187 #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
188 
189 #undef CONFIG_SYS_RAMBOOT
190 
191 #define CONFIG_FLASH_CFI_DRIVER
192 #define CONFIG_SYS_FLASH_CFI
193 #define CONFIG_SYS_FLASH_EMPTY_INFO
194 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
195 
196 #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
197 
198 #define CONFIG_HWCONFIG			/* enable hwconfig */
199 #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
200 #define PIXIS_BASE	0xffdf0000	/* PIXIS registers */
201 #ifdef CONFIG_PHYS_64BIT
202 #define PIXIS_BASE_PHYS	0xfffdf0000ull
203 #else
204 #define PIXIS_BASE_PHYS	PIXIS_BASE
205 #endif
206 
207 #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
208 #define CONFIG_SYS_OR3_PRELIM		0xffffeff7	/* 32KB but only 4k mapped */
209 
210 #define PIXIS_ID		0x0	/* Board ID at offset 0 */
211 #define PIXIS_VER		0x1	/* Board version at offset 1 */
212 #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
213 #define PIXIS_CSR   		0x3	/* PIXIS General control/status register */
214 #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
215 #define PIXIS_PWR		0x5	/* PIXIS Power status register */
216 #define PIXIS_AUX		0x6	/* Auxiliary 1 register */
217 #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
218 #define PIXIS_AUX2		0x8	/* Auxiliary 2 register */
219 #define PIXIS_VCTL		0x10	/* VELA Control Register */
220 #define PIXIS_VSTAT		0x11	/* VELA Status Register */
221 #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
222 #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
223 #define PIXIS_VCORE0	 	0x14	/* VELA VCORE0 Register */
224 #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
225 #define PIXIS_VBOOT_LBMAP	0xc0	/* VBOOT - CFG_LBMAP */
226 #define PIXIS_VBOOT_LBMAP_NOR0	0x00	/* cfg_lbmap - boot from NOR 0 */
227 #define PIXIS_VBOOT_LBMAP_PJET	0x01	/* cfg_lbmap - boot from projet */
228 #define PIXIS_VBOOT_LBMAP_NAND	0x02	/* cfg_lbmap - boot from NAND */
229 #define PIXIS_VBOOT_LBMAP_NOR1	0x03	/* cfg_lbmap - boot from NOR 1 */
230 #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
231 #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
232 #define PIXIS_VSPEED2		0x19	/* VELA VSpeed 2 */
233 #define PIXIS_VSYSCLK0		0x1C	/* VELA SYSCLK0 Register */
234 #define PIXIS_VSYSCLK1		0x1D	/* VELA SYSCLK1 Register */
235 #define PIXIS_VSYSCLK2		0x1E	/* VELA SYSCLK2 Register */
236 #define PIXIS_VDDRCLK0		0x1F	/* VELA DDRCLK0 Register */
237 #define PIXIS_VDDRCLK1		0x20	/* VELA DDRCLK1 Register */
238 #define PIXIS_VDDRCLK2		0x21	/* VELA DDRCLK2 Register */
239 #define PIXIS_VWATCH		0x24    /* Watchdog Register */
240 #define PIXIS_LED		0x25    /* LED Register */
241 
242 #define PIXIS_SPD_SYSCLK_MASK		0x7		/* SYSCLK option */
243 
244 /* old pixis referenced names */
245 #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
246 #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
247 #define CONFIG_SYS_PIXIS_VBOOT_MASK	0xc0
248 #define PIXIS_VSPEED2_TSEC1SER	0x8
249 #define PIXIS_VSPEED2_TSEC2SER	0x4
250 #define PIXIS_VSPEED2_TSEC3SER	0x2
251 #define PIXIS_VSPEED2_TSEC4SER	0x1
252 #define PIXIS_VCFGEN1_TSEC1SER	0x20
253 #define PIXIS_VCFGEN1_TSEC2SER	0x20
254 #define PIXIS_VCFGEN1_TSEC3SER	0x20
255 #define PIXIS_VCFGEN1_TSEC4SER	0x20
256 #define PIXIS_VSPEED2_MASK	(PIXIS_VSPEED2_TSEC1SER \
257 					| PIXIS_VSPEED2_TSEC2SER \
258 					| PIXIS_VSPEED2_TSEC3SER \
259 					| PIXIS_VSPEED2_TSEC4SER)
260 #define PIXIS_VCFGEN1_MASK	(PIXIS_VCFGEN1_TSEC1SER \
261 					| PIXIS_VCFGEN1_TSEC2SER \
262 					| PIXIS_VCFGEN1_TSEC3SER \
263 					| PIXIS_VCFGEN1_TSEC4SER)
264 
265 #define CONFIG_SYS_INIT_RAM_LOCK	1
266 #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
267 #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000	/* Size of used area in RAM */
268 
269 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
270 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
271 
272 #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
273 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
274 
275 #ifndef CONFIG_NAND_SPL
276 #define CONFIG_SYS_NAND_BASE		0xffa00000
277 #ifdef CONFIG_PHYS_64BIT
278 #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
279 #else
280 #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
281 #endif
282 #else
283 #define CONFIG_SYS_NAND_BASE		0xfff00000
284 #ifdef CONFIG_PHYS_64BIT
285 #define CONFIG_SYS_NAND_BASE_PHYS	0xffff00000ull
286 #else
287 #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
288 #endif
289 #endif
290 
291 #define CONFIG_SYS_NAND_BASE_LIST     { CONFIG_SYS_NAND_BASE,\
292 				CONFIG_SYS_NAND_BASE + 0x40000, \
293 				CONFIG_SYS_NAND_BASE + 0x80000,\
294 				CONFIG_SYS_NAND_BASE + 0xC0000}
295 #define CONFIG_SYS_MAX_NAND_DEVICE    4
296 #define CONFIG_CMD_NAND		1
297 #define CONFIG_NAND_FSL_ELBC	1
298 #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
299 #define CONFIG_SYS_NAND_MAX_OOBFREE	5
300 #define CONFIG_SYS_NAND_MAX_ECCPOS	56
301 
302 /* NAND boot: 4K NAND loader config */
303 #define CONFIG_SYS_NAND_SPL_SIZE	0x1000
304 #define CONFIG_SYS_NAND_U_BOOT_SIZE	((512 << 10) - 0x2000)
305 #define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
306 #define CONFIG_SYS_NAND_U_BOOT_START \
307 		(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
308 #define CONFIG_SYS_NAND_U_BOOT_OFFS	(0)
309 #define CONFIG_SYS_NAND_U_BOOT_RELOC	(CONFIG_SYS_INIT_L2_END - 0x2000)
310 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP	((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
311 
312 /* NAND flash config */
313 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
314 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
315 			       | BR_PS_8	       /* Port Size = 8 bit */ \
316 			       | BR_MS_FCM	       /* MSEL = FCM */ \
317 			       | BR_V)		       /* valid */
318 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
319 			       | OR_FCM_PGS	       /* Large Page*/ \
320 			       | OR_FCM_CSCT \
321 			       | OR_FCM_CST \
322 			       | OR_FCM_CHT \
323 			       | OR_FCM_SCY_1 \
324 			       | OR_FCM_TRLX \
325 			       | OR_FCM_EHTR)
326 
327 #define CONFIG_SYS_BR0_PRELIM  CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
328 #define CONFIG_SYS_OR0_PRELIM  CONFIG_FLASH_OR_PRELIM	/* NOR Options */
329 #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
330 #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
331 #define CONFIG_SYS_BR4_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
332 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
333 			       | BR_PS_8	       /* Port Size = 8 bit */ \
334 			       | BR_MS_FCM	       /* MSEL = FCM */ \
335 			       | BR_V)		       /* valid */
336 #define CONFIG_SYS_OR4_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
337 #define CONFIG_SYS_BR5_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
338 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
339 			       | BR_PS_8	       /* Port Size = 8 bit */ \
340 			       | BR_MS_FCM	       /* MSEL = FCM */ \
341 			       | BR_V)		       /* valid */
342 #define CONFIG_SYS_OR5_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
343 
344 #define CONFIG_SYS_BR6_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
345 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
346 			       | BR_PS_8	       /* Port Size = 8 bit */ \
347 			       | BR_MS_FCM	       /* MSEL = FCM */ \
348 			       | BR_V)		       /* valid */
349 #define CONFIG_SYS_OR6_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
350 
351 /* Serial Port - controlled on board with jumper J8
352  * open - index 2
353  * shorted - index 1
354  */
355 #define CONFIG_CONS_INDEX	1
356 #define CONFIG_SYS_NS16550_SERIAL
357 #define CONFIG_SYS_NS16550_REG_SIZE	1
358 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
359 #ifdef CONFIG_NAND_SPL
360 #define CONFIG_NS16550_MIN_FUNCTIONS
361 #endif
362 
363 #define CONFIG_SYS_BAUDRATE_TABLE	\
364 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
365 
366 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
367 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
368 
369 /* I2C */
370 #define CONFIG_SYS_I2C
371 #define CONFIG_SYS_I2C_FSL
372 #define CONFIG_SYS_FSL_I2C_SPEED	400000
373 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
374 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
375 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
376 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
377 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
378 #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x29} }
379 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
380 
381 /*
382  * I2C2 EEPROM
383  */
384 #define CONFIG_ID_EEPROM
385 #ifdef CONFIG_ID_EEPROM
386 #define CONFIG_SYS_I2C_EEPROM_NXID
387 #endif
388 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
389 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
390 #define CONFIG_SYS_EEPROM_BUS_NUM	1
391 
392 /*
393  * General PCI
394  * Memory space is mapped 1-1, but I/O space must start from 0.
395  */
396 
397 /* controller 3, direct to uli, tgtid 3, Base address 8000 */
398 #define CONFIG_SYS_PCIE3_NAME		"ULI"
399 #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
400 #ifdef CONFIG_PHYS_64BIT
401 #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
402 #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc00000000ull
403 #else
404 #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
405 #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
406 #endif
407 #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
408 #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
409 #define CONFIG_SYS_PCIE3_IO_BUS	0x00000000
410 #ifdef CONFIG_PHYS_64BIT
411 #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc00000ull
412 #else
413 #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
414 #endif
415 #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
416 
417 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
418 #define CONFIG_SYS_PCIE2_NAME		"Slot 1"
419 #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
420 #ifdef CONFIG_PHYS_64BIT
421 #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
422 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
423 #else
424 #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
425 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
426 #endif
427 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
428 #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
429 #define CONFIG_SYS_PCIE2_IO_BUS	0x00000000
430 #ifdef CONFIG_PHYS_64BIT
431 #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
432 #else
433 #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
434 #endif
435 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
436 
437 /* controller 1, Slot 1, tgtid 1, Base address a000 */
438 #define CONFIG_SYS_PCIE1_NAME		"Slot 2"
439 #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
440 #ifdef CONFIG_PHYS_64BIT
441 #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
442 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc40000000ull
443 #else
444 #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
445 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
446 #endif
447 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
448 #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
449 #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
450 #ifdef CONFIG_PHYS_64BIT
451 #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc20000ull
452 #else
453 #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
454 #endif
455 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
456 
457 #if defined(CONFIG_PCI)
458 
459 /*PCIE video card used*/
460 #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_VIRT
461 
462 /* video */
463 
464 #if defined(CONFIG_VIDEO)
465 #define CONFIG_BIOSEMU
466 #define CONFIG_ATI_RADEON_FB
467 #define CONFIG_VIDEO_LOGO
468 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
469 #endif
470 
471 #undef CONFIG_EEPRO100
472 #undef CONFIG_TULIP
473 
474 #ifndef CONFIG_PCI_PNP
475 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCIE3_IO_BUS
476 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCIE3_IO_BUS
477 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
478 #endif
479 
480 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
481 #define CONFIG_DOS_PARTITION
482 #define CONFIG_SCSI_AHCI
483 
484 #ifdef CONFIG_SCSI_AHCI
485 #define CONFIG_LIBATA
486 #define CONFIG_SATA_ULI5288
487 #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
488 #define CONFIG_SYS_SCSI_MAX_LUN	1
489 #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
490 #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
491 #endif /* SCSI */
492 
493 #endif	/* CONFIG_PCI */
494 
495 #if defined(CONFIG_TSEC_ENET)
496 
497 #define CONFIG_MII		1	/* MII PHY management */
498 #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
499 #define CONFIG_TSEC1	1
500 #define CONFIG_TSEC1_NAME	"eTSEC1"
501 #define CONFIG_TSEC2	1
502 #define CONFIG_TSEC2_NAME	"eTSEC2"
503 #define CONFIG_TSEC3	1
504 #define CONFIG_TSEC3_NAME	"eTSEC3"
505 #define CONFIG_TSEC4	1
506 #define CONFIG_TSEC4_NAME	"eTSEC4"
507 
508 #define CONFIG_PIXIS_SGMII_CMD
509 #define CONFIG_FSL_SGMII_RISER	1
510 #define SGMII_RISER_PHY_OFFSET	0x1c
511 
512 #ifdef CONFIG_FSL_SGMII_RISER
513 #define CONFIG_SYS_TBIPA_VALUE		0x10 /* avoid conflict with eTSEC4 paddr */
514 #endif
515 
516 #define TSEC1_PHY_ADDR		0
517 #define TSEC2_PHY_ADDR		1
518 #define TSEC3_PHY_ADDR		2
519 #define TSEC4_PHY_ADDR		3
520 
521 #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
522 #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
523 #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
524 #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
525 
526 #define TSEC1_PHYIDX		0
527 #define TSEC2_PHYIDX		0
528 #define TSEC3_PHYIDX		0
529 #define TSEC4_PHYIDX		0
530 
531 #define CONFIG_ETHPRIME		"eTSEC1"
532 
533 #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
534 #endif	/* CONFIG_TSEC_ENET */
535 
536 /*
537  * Environment
538  */
539 
540 #if defined(CONFIG_SYS_RAMBOOT)
541 
542 #else
543 	#define CONFIG_ENV_IS_IN_FLASH	1
544 	#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
545 	#define CONFIG_ENV_ADDR	0xfff80000
546 	#else
547 	#define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
548 	#endif
549 	#define CONFIG_ENV_SIZE	0x2000
550 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
551 #endif
552 
553 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
554 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
555 
556 /*
557  * Command line configuration.
558  */
559 #define CONFIG_CMD_ERRATA
560 #define CONFIG_CMD_IRQ
561 #define CONFIG_CMD_REGINFO
562 
563 #if defined(CONFIG_PCI)
564 #define CONFIG_CMD_PCI
565 #define CONFIG_SCSI
566 #endif
567 
568 /*
569  * USB
570  */
571 #define CONFIG_USB_EHCI
572 
573 #ifdef CONFIG_USB_EHCI
574 #define CONFIG_USB_EHCI_PCI
575 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
576 #define CONFIG_PCI_EHCI_DEVICE			0
577 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS	2
578 #endif
579 
580 #undef CONFIG_WATCHDOG			/* watchdog disabled */
581 
582 /*
583  * Miscellaneous configurable options
584  */
585 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
586 #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
587 #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
588 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
589 #if defined(CONFIG_CMD_KGDB)
590 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
591 #else
592 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
593 #endif
594 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
595 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
596 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
597 
598 /*
599  * For booting Linux, the board info and command line data
600  * have to be in the first 64 MB of memory, since this is
601  * the maximum mapped by the Linux kernel during initialization.
602  */
603 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
604 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
605 
606 #if defined(CONFIG_CMD_KGDB)
607 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
608 #endif
609 
610 /*
611  * Environment Configuration
612  */
613 #if defined(CONFIG_TSEC_ENET)
614 #define CONFIG_HAS_ETH0
615 #define CONFIG_HAS_ETH1
616 #define CONFIG_HAS_ETH2
617 #define CONFIG_HAS_ETH3
618 #endif
619 
620 #define CONFIG_IPADDR		192.168.1.254
621 
622 #define CONFIG_HOSTNAME		unknown
623 #define CONFIG_ROOTPATH		"/opt/nfsroot"
624 #define CONFIG_BOOTFILE		"uImage"
625 #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
626 
627 #define CONFIG_SERVERIP		192.168.1.1
628 #define CONFIG_GATEWAYIP	192.168.1.1
629 #define CONFIG_NETMASK		255.255.255.0
630 
631 /* default location for tftp and bootm */
632 #define CONFIG_LOADADDR		1000000
633 
634 #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
635 
636 #define CONFIG_BAUDRATE	115200
637 
638 #define	CONFIG_EXTRA_ENV_SETTINGS				\
639 "hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0"		\
640 "netdev=eth0\0"						\
641 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"				\
642 "tftpflash=tftpboot $loadaddr $uboot; "			\
643 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
644 		" +$filesize; "	\
645 	"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
646 		" +$filesize; "	\
647 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
648 		" $filesize; "	\
649 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
650 		" +$filesize; "	\
651 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
652 		" $filesize\0"	\
653 "consoledev=ttyS0\0"				\
654 "ramdiskaddr=2000000\0"			\
655 "ramdiskfile=8572ds/ramdisk.uboot\0"		\
656 "fdtaddr=1e00000\0"				\
657 "fdtfile=8572ds/mpc8572ds.dtb\0"		\
658 "bdev=sda3\0"
659 
660 #define CONFIG_HDBOOT				\
661  "setenv bootargs root=/dev/$bdev rw "		\
662  "console=$consoledev,$baudrate $othbootargs;"	\
663  "tftp $loadaddr $bootfile;"			\
664  "tftp $fdtaddr $fdtfile;"			\
665  "bootm $loadaddr - $fdtaddr"
666 
667 #define CONFIG_NFSBOOTCOMMAND		\
668  "setenv bootargs root=/dev/nfs rw "	\
669  "nfsroot=$serverip:$rootpath "		\
670  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
671  "console=$consoledev,$baudrate $othbootargs;"	\
672  "tftp $loadaddr $bootfile;"		\
673  "tftp $fdtaddr $fdtfile;"		\
674  "bootm $loadaddr - $fdtaddr"
675 
676 #define CONFIG_RAMBOOTCOMMAND		\
677  "setenv bootargs root=/dev/ram rw "	\
678  "console=$consoledev,$baudrate $othbootargs;"	\
679  "tftp $ramdiskaddr $ramdiskfile;"	\
680  "tftp $loadaddr $bootfile;"		\
681  "tftp $fdtaddr $fdtfile;"		\
682  "bootm $loadaddr $ramdiskaddr $fdtaddr"
683 
684 #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
685 
686 #endif	/* __CONFIG_H */
687