1 /* 2 * Copyright 2007-2008 Freescale Semiconductor, Inc. 3 * 4 * See file CREDITS for list of people who contributed to this 5 * project. 6 * 7 * This program is free software; you can redistribute it and/or 8 * modify it under the terms of the GNU General Public License as 9 * published by the Free Software Foundation; either version 2 of 10 * the License, or (at your option) any later version. 11 * 12 * This program is distributed in the hope that it will be useful, 13 * but WITHOUT ANY WARRANTY; without even the implied warranty of 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15 * GNU General Public License for more details. 16 * 17 * You should have received a copy of the GNU General Public License 18 * along with this program; if not, write to the Free Software 19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20 * MA 02111-1307 USA 21 */ 22 23 /* 24 * mpc8572ds board configuration file 25 * 26 */ 27 #ifndef __CONFIG_H 28 #define __CONFIG_H 29 30 /* High Level Configuration Options */ 31 #define CONFIG_BOOKE 1 /* BOOKE */ 32 #define CONFIG_E500 1 /* BOOKE e500 family */ 33 #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */ 34 #define CONFIG_MPC8572 1 35 #define CONFIG_MPC8572DS 1 36 #define CONFIG_MP 1 /* support multiple processors */ 37 #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */ 38 39 #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */ 40 #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 41 #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */ 42 #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */ 43 #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */ 44 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 45 #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 46 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 47 48 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 49 50 #define CONFIG_TSEC_ENET /* tsec ethernet support */ 51 #define CONFIG_ENV_OVERWRITE 52 53 /* 54 * When initializing flash, if we cannot find the manufacturer ID, 55 * assume this is the AMD flash associated with the CDS board. 56 * This allows booting from a promjet. 57 */ 58 #define CONFIG_ASSUME_AMD_FLASH 59 60 #ifndef __ASSEMBLY__ 61 extern unsigned long get_board_sys_clk(unsigned long dummy); 62 extern unsigned long get_board_ddr_clk(unsigned long dummy); 63 #endif 64 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */ 65 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0) /* ddrclk for MPC85xx */ 66 #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 67 #define CONFIG_GET_CLK_FROM_ICS307 /* decode sysclk and ddrclk freq 68 from ICS307 instead of switches */ 69 70 /* 71 * These can be toggled for performance analysis, otherwise use default. 72 */ 73 #define CONFIG_L2_CACHE /* toggle L2 cache */ 74 #define CONFIG_BTB /* toggle branch predition */ 75 76 #define CONFIG_ENABLE_36BIT_PHYS 1 77 78 #ifdef CONFIG_PHYS_64BIT 79 #define CONFIG_ADDR_MAP 1 80 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 81 #endif 82 83 #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */ 84 #define CONFIG_SYS_MEMTEST_END 0x7fffffff 85 #define CONFIG_PANIC_HANG /* do not reset board on panic */ 86 87 /* 88 * Base addresses -- Note these are effective addresses where the 89 * actual resources get mapped (not physical addresses) 90 */ 91 #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 92 #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */ 93 #ifdef CONFIG_PHYS_64BIT 94 #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */ 95 #else 96 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ 97 #endif 98 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 99 100 #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR+0x8000) 101 #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR+0x9000) 102 #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000) 103 104 /* DDR Setup */ 105 #define CONFIG_SYS_DDR_TLB_START 9 106 #define CONFIG_VERY_BIG_RAM 107 #define CONFIG_FSL_DDR2 108 #undef CONFIG_FSL_DDR_INTERACTIVE 109 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 110 #define CONFIG_DDR_SPD 111 #undef CONFIG_DDR_DLL 112 113 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 114 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 115 116 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 117 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 118 119 #define CONFIG_NUM_DDR_CONTROLLERS 2 120 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 121 #define CONFIG_CHIP_SELECTS_PER_CTRL 2 122 123 /* I2C addresses of SPD EEPROMs */ 124 #define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */ 125 #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 126 #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */ 127 128 /* These are used when DDR doesn't use SPD. */ 129 #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */ 130 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F 131 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */ 132 #define CONFIG_SYS_DDR_TIMING_3 0x00020000 133 #define CONFIG_SYS_DDR_TIMING_0 0x00260802 134 #define CONFIG_SYS_DDR_TIMING_1 0x626b2634 135 #define CONFIG_SYS_DDR_TIMING_2 0x062874cf 136 #define CONFIG_SYS_DDR_MODE_1 0x00440462 137 #define CONFIG_SYS_DDR_MODE_2 0x00000000 138 #define CONFIG_SYS_DDR_INTERVAL 0x0c300100 139 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 140 #define CONFIG_SYS_DDR_CLK_CTRL 0x00800000 141 #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 142 #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 143 #define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */ 144 #define CONFIG_SYS_DDR_CONTROL2 0x24400000 145 146 #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 147 #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 148 #define CONFIG_SYS_DDR_SBE 0x00010000 149 150 /* 151 * Make sure required options are set 152 */ 153 #ifndef CONFIG_SPD_EEPROM 154 #error ("CONFIG_SPD_EEPROM is required") 155 #endif 156 157 #undef CONFIG_CLOCKS_IN_MHZ 158 159 /* 160 * Memory map 161 * 162 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 163 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 164 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 165 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 166 * 167 * Localbus cacheable (TBD) 168 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable 169 * 170 * Localbus non-cacheable 171 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable 172 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable 173 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable 174 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 175 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 176 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 177 */ 178 179 /* 180 * Local Bus Definitions 181 */ 182 #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */ 183 #ifdef CONFIG_PHYS_64BIT 184 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 185 #else 186 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 187 #endif 188 189 #define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V) 190 #define CONFIG_SYS_OR0_PRELIM 0xf8000ff7 191 192 #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 193 #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 194 195 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 196 #define CONFIG_SYS_FLASH_QUIET_TEST 197 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 198 199 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 200 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 201 #undef CONFIG_SYS_FLASH_CHECKSUM 202 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 203 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 204 205 #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 206 207 #define CONFIG_FLASH_CFI_DRIVER 208 #define CONFIG_SYS_FLASH_CFI 209 #define CONFIG_SYS_FLASH_EMPTY_INFO 210 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 211 212 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 213 214 #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 215 #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 216 #ifdef CONFIG_PHYS_64BIT 217 #define PIXIS_BASE_PHYS 0xfffdf0000ull 218 #else 219 #define PIXIS_BASE_PHYS PIXIS_BASE 220 #endif 221 222 #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 223 #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 224 225 #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 226 #define PIXIS_VER 0x1 /* Board version at offset 1 */ 227 #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 228 #define PIXIS_CSR 0x3 /* PIXIS General control/status register */ 229 #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 230 #define PIXIS_PWR 0x5 /* PIXIS Power status register */ 231 #define PIXIS_AUX 0x6 /* Auxiliary 1 register */ 232 #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 233 #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */ 234 #define PIXIS_VCTL 0x10 /* VELA Control Register */ 235 #define PIXIS_VSTAT 0x11 /* VELA Status Register */ 236 #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 237 #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 238 #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */ 239 #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 240 #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 241 #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 242 #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */ 243 #define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */ 244 #define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */ 245 #define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */ 246 #define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */ 247 #define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */ 248 #define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */ 249 #define PIXIS_VWATCH 0x24 /* Watchdog Register */ 250 #define PIXIS_LED 0x25 /* LED Register */ 251 252 /* old pixis referenced names */ 253 #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 254 #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 255 #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0 256 #define PIXIS_VSPEED2_TSEC1SER 0x8 257 #define PIXIS_VSPEED2_TSEC2SER 0x4 258 #define PIXIS_VSPEED2_TSEC3SER 0x2 259 #define PIXIS_VSPEED2_TSEC4SER 0x1 260 #define PIXIS_VCFGEN1_TSEC1SER 0x20 261 #define PIXIS_VCFGEN1_TSEC2SER 0x20 262 #define PIXIS_VCFGEN1_TSEC3SER 0x20 263 #define PIXIS_VCFGEN1_TSEC4SER 0x20 264 #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \ 265 | PIXIS_VSPEED2_TSEC2SER \ 266 | PIXIS_VSPEED2_TSEC3SER \ 267 | PIXIS_VSPEED2_TSEC4SER) 268 #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \ 269 | PIXIS_VCFGEN1_TSEC2SER \ 270 | PIXIS_VCFGEN1_TSEC3SER \ 271 | PIXIS_VCFGEN1_TSEC4SER) 272 273 #define CONFIG_SYS_INIT_RAM_LOCK 1 274 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 275 #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */ 276 277 #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 278 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 279 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 280 281 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 282 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 283 284 #define CONFIG_SYS_NAND_BASE 0xffa00000 285 #ifdef CONFIG_PHYS_64BIT 286 #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 287 #else 288 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 289 #endif 290 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\ 291 CONFIG_SYS_NAND_BASE + 0x40000, \ 292 CONFIG_SYS_NAND_BASE + 0x80000,\ 293 CONFIG_SYS_NAND_BASE + 0xC0000} 294 #define CONFIG_SYS_MAX_NAND_DEVICE 4 295 #define CONFIG_MTD_NAND_VERIFY_WRITE 296 #define CONFIG_CMD_NAND 1 297 #define CONFIG_NAND_FSL_ELBC 1 298 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 299 300 /* NAND flash config */ 301 #define CONFIG_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 302 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 303 | BR_PS_8 /* Port Size = 8 bit */ \ 304 | BR_MS_FCM /* MSEL = FCM */ \ 305 | BR_V) /* valid */ 306 #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 307 | OR_FCM_PGS /* Large Page*/ \ 308 | OR_FCM_CSCT \ 309 | OR_FCM_CST \ 310 | OR_FCM_CHT \ 311 | OR_FCM_SCY_1 \ 312 | OR_FCM_TRLX \ 313 | OR_FCM_EHTR) 314 315 #define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 316 #define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 317 318 #define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\ 319 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 320 | BR_PS_8 /* Port Size = 8 bit */ \ 321 | BR_MS_FCM /* MSEL = FCM */ \ 322 | BR_V) /* valid */ 323 #define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 324 #define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\ 325 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 326 | BR_PS_8 /* Port Size = 8 bit */ \ 327 | BR_MS_FCM /* MSEL = FCM */ \ 328 | BR_V) /* valid */ 329 #define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 330 331 #define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\ 332 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 333 | BR_PS_8 /* Port Size = 8 bit */ \ 334 | BR_MS_FCM /* MSEL = FCM */ \ 335 | BR_V) /* valid */ 336 #define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 337 338 339 /* Serial Port - controlled on board with jumper J8 340 * open - index 2 341 * shorted - index 1 342 */ 343 #define CONFIG_CONS_INDEX 1 344 #undef CONFIG_SERIAL_SOFTWARE_FIFO 345 #define CONFIG_SYS_NS16550 346 #define CONFIG_SYS_NS16550_SERIAL 347 #define CONFIG_SYS_NS16550_REG_SIZE 1 348 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 349 350 #define CONFIG_SYS_BAUDRATE_TABLE \ 351 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 352 353 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 354 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 355 356 /* Use the HUSH parser */ 357 #define CONFIG_SYS_HUSH_PARSER 358 #ifdef CONFIG_SYS_HUSH_PARSER 359 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 360 #endif 361 362 /* 363 * Pass open firmware flat tree 364 */ 365 #define CONFIG_OF_LIBFDT 1 366 #define CONFIG_OF_BOARD_SETUP 1 367 #define CONFIG_OF_STDOUT_VIA_ALIAS 1 368 369 #define CONFIG_SYS_64BIT_VSPRINTF 1 370 #define CONFIG_SYS_64BIT_STRTOUL 1 371 372 /* new uImage format support */ 373 #define CONFIG_FIT 1 374 #define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */ 375 376 /* I2C */ 377 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 378 #define CONFIG_HARD_I2C /* I2C with hardware support */ 379 #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 380 #define CONFIG_I2C_MULTI_BUS 381 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 382 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 383 #define CONFIG_SYS_I2C_SLAVE 0x7F 384 #define CONFIG_SYS_I2C_NOPROBES {{0,0x29}}/* Don't probe these addrs */ 385 #define CONFIG_SYS_I2C_OFFSET 0x3000 386 #define CONFIG_SYS_I2C2_OFFSET 0x3100 387 388 /* 389 * I2C2 EEPROM 390 */ 391 #define CONFIG_ID_EEPROM 392 #ifdef CONFIG_ID_EEPROM 393 #define CONFIG_SYS_I2C_EEPROM_NXID 394 #endif 395 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 396 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 397 #define CONFIG_SYS_EEPROM_BUS_NUM 1 398 399 /* 400 * General PCI 401 * Memory space is mapped 1-1, but I/O space must start from 0. 402 */ 403 404 /* controller 3, direct to uli, tgtid 3, Base address 8000 */ 405 #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000 406 #ifdef CONFIG_PHYS_64BIT 407 #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 408 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull 409 #else 410 #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000 411 #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000 412 #endif 413 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 414 #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000 415 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 416 #ifdef CONFIG_PHYS_64BIT 417 #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull 418 #else 419 #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000 420 #endif 421 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 422 423 /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 424 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 425 #ifdef CONFIG_PHYS_64BIT 426 #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000 427 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 428 #else 429 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 430 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 431 #endif 432 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 433 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 434 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 435 #ifdef CONFIG_PHYS_64BIT 436 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull 437 #else 438 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 439 #endif 440 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 441 442 /* controller 1, Slot 1, tgtid 1, Base address a000 */ 443 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000 444 #ifdef CONFIG_PHYS_64BIT 445 #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000 446 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull 447 #else 448 #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000 449 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000 450 #endif 451 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 452 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000 453 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 454 #ifdef CONFIG_PHYS_64BIT 455 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull 456 #else 457 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000 458 #endif 459 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 460 461 #if defined(CONFIG_PCI) 462 463 /*PCIE video card used*/ 464 #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT 465 466 /* video */ 467 #define CONFIG_VIDEO 468 469 #if defined(CONFIG_VIDEO) 470 #define CONFIG_BIOSEMU 471 #define CONFIG_CFB_CONSOLE 472 #define CONFIG_VIDEO_SW_CURSOR 473 #define CONFIG_VGA_AS_SINGLE_DEVICE 474 #define CONFIG_ATI_RADEON_FB 475 #define CONFIG_VIDEO_LOGO 476 /*#define CONFIG_CONSOLE_CURSOR*/ 477 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET 478 #endif 479 480 #define CONFIG_NET_MULTI 481 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 482 483 #undef CONFIG_EEPRO100 484 #undef CONFIG_TULIP 485 #undef CONFIG_RTL8139 486 487 #ifdef CONFIG_RTL8139 488 /* This macro is used by RTL8139 but not defined in PPC architecture */ 489 #define KSEG1ADDR(x) (x) 490 #define _IO_BASE 0x00000000 491 #endif 492 493 #ifndef CONFIG_PCI_PNP 494 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS 495 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS 496 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 497 #endif 498 499 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 500 #define CONFIG_DOS_PARTITION 501 #define CONFIG_SCSI_AHCI 502 503 #ifdef CONFIG_SCSI_AHCI 504 #define CONFIG_SATA_ULI5288 505 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 506 #define CONFIG_SYS_SCSI_MAX_LUN 1 507 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 508 #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 509 #endif /* SCSI */ 510 511 #endif /* CONFIG_PCI */ 512 513 514 #if defined(CONFIG_TSEC_ENET) 515 516 #ifndef CONFIG_NET_MULTI 517 #define CONFIG_NET_MULTI 1 518 #endif 519 520 #define CONFIG_MII 1 /* MII PHY management */ 521 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 522 #define CONFIG_TSEC1 1 523 #define CONFIG_TSEC1_NAME "eTSEC1" 524 #define CONFIG_TSEC2 1 525 #define CONFIG_TSEC2_NAME "eTSEC2" 526 #define CONFIG_TSEC3 1 527 #define CONFIG_TSEC3_NAME "eTSEC3" 528 #define CONFIG_TSEC4 1 529 #define CONFIG_TSEC4_NAME "eTSEC4" 530 531 #define CONFIG_PIXIS_SGMII_CMD 532 #define CONFIG_FSL_SGMII_RISER 1 533 #define SGMII_RISER_PHY_OFFSET 0x1c 534 535 #ifdef CONFIG_FSL_SGMII_RISER 536 #define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */ 537 #endif 538 539 #define TSEC1_PHY_ADDR 0 540 #define TSEC2_PHY_ADDR 1 541 #define TSEC3_PHY_ADDR 2 542 #define TSEC4_PHY_ADDR 3 543 544 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 545 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 546 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 547 #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 548 549 #define TSEC1_PHYIDX 0 550 #define TSEC2_PHYIDX 0 551 #define TSEC3_PHYIDX 0 552 #define TSEC4_PHYIDX 0 553 554 #define CONFIG_ETHPRIME "eTSEC1" 555 556 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 557 #endif /* CONFIG_TSEC_ENET */ 558 559 /* 560 * Environment 561 */ 562 #define CONFIG_ENV_IS_IN_FLASH 1 563 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 564 #define CONFIG_ENV_ADDR 0xfff80000 565 #else 566 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 567 #endif 568 #define CONFIG_ENV_SIZE 0x2000 569 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 570 571 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 572 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 573 574 /* 575 * Command line configuration. 576 */ 577 #include <config_cmd_default.h> 578 579 #define CONFIG_CMD_IRQ 580 #define CONFIG_CMD_PING 581 #define CONFIG_CMD_I2C 582 #define CONFIG_CMD_MII 583 #define CONFIG_CMD_ELF 584 #define CONFIG_CMD_IRQ 585 #define CONFIG_CMD_SETEXPR 586 587 #if defined(CONFIG_PCI) 588 #define CONFIG_CMD_PCI 589 #define CONFIG_CMD_BEDBUG 590 #define CONFIG_CMD_NET 591 #define CONFIG_CMD_SCSI 592 #define CONFIG_CMD_EXT2 593 #endif 594 595 #undef CONFIG_WATCHDOG /* watchdog disabled */ 596 597 /* 598 * Miscellaneous configurable options 599 */ 600 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 601 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 602 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 603 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 604 #if defined(CONFIG_CMD_KGDB) 605 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 606 #else 607 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 608 #endif 609 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 610 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 611 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 612 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 613 614 /* 615 * For booting Linux, the board info and command line data 616 * have to be in the first 8 MB of memory, since this is 617 * the maximum mapped by the Linux kernel during initialization. 618 */ 619 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 620 621 /* 622 * Internal Definitions 623 * 624 * Boot Flags 625 */ 626 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 627 #define BOOTFLAG_WARM 0x02 /* Software reboot */ 628 629 #if defined(CONFIG_CMD_KGDB) 630 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 631 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 632 #endif 633 634 /* 635 * Environment Configuration 636 */ 637 638 /* The mac addresses for all ethernet interface */ 639 #if defined(CONFIG_TSEC_ENET) 640 #define CONFIG_HAS_ETH0 641 #define CONFIG_ETHADDR 00:E0:0C:02:00:FD 642 #define CONFIG_HAS_ETH1 643 #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD 644 #define CONFIG_HAS_ETH2 645 #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD 646 #define CONFIG_HAS_ETH3 647 #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD 648 #endif 649 650 #define CONFIG_IPADDR 192.168.1.254 651 652 #define CONFIG_HOSTNAME unknown 653 #define CONFIG_ROOTPATH /opt/nfsroot 654 #define CONFIG_BOOTFILE uImage 655 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 656 657 #define CONFIG_SERVERIP 192.168.1.1 658 #define CONFIG_GATEWAYIP 192.168.1.1 659 #define CONFIG_NETMASK 255.255.255.0 660 661 /* default location for tftp and bootm */ 662 #define CONFIG_LOADADDR 1000000 663 664 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 665 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 666 667 #define CONFIG_BAUDRATE 115200 668 669 #define CONFIG_EXTRA_ENV_SETTINGS \ 670 "memctl_intlv_ctl=2\0" \ 671 "netdev=eth0\0" \ 672 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 673 "tftpflash=tftpboot $loadaddr $uboot; " \ 674 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ 675 "erase " MK_STR(TEXT_BASE) " +$filesize; " \ 676 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ 677 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ 678 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ 679 "consoledev=ttyS0\0" \ 680 "ramdiskaddr=2000000\0" \ 681 "ramdiskfile=8572ds/ramdisk.uboot\0" \ 682 "fdtaddr=c00000\0" \ 683 "fdtfile=8572ds/mpc8572ds.dtb\0" \ 684 "bdev=sda3\0" 685 686 #define CONFIG_HDBOOT \ 687 "setenv bootargs root=/dev/$bdev rw " \ 688 "console=$consoledev,$baudrate $othbootargs;" \ 689 "tftp $loadaddr $bootfile;" \ 690 "tftp $fdtaddr $fdtfile;" \ 691 "bootm $loadaddr - $fdtaddr" 692 693 #define CONFIG_NFSBOOTCOMMAND \ 694 "setenv bootargs root=/dev/nfs rw " \ 695 "nfsroot=$serverip:$rootpath " \ 696 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 697 "console=$consoledev,$baudrate $othbootargs;" \ 698 "tftp $loadaddr $bootfile;" \ 699 "tftp $fdtaddr $fdtfile;" \ 700 "bootm $loadaddr - $fdtaddr" 701 702 #define CONFIG_RAMBOOTCOMMAND \ 703 "setenv bootargs root=/dev/ram rw " \ 704 "console=$consoledev,$baudrate $othbootargs;" \ 705 "tftp $ramdiskaddr $ramdiskfile;" \ 706 "tftp $loadaddr $bootfile;" \ 707 "tftp $fdtaddr $fdtfile;" \ 708 "bootm $loadaddr $ramdiskaddr $fdtaddr" 709 710 #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 711 712 #endif /* __CONFIG_H */ 713