xref: /openbmc/u-boot/include/configs/MPC8572DS.h (revision cb14e93b)
1129ba616SKumar Gala /*
2509c4c4cSKumar Gala  * Copyright 2007-2008,2010 Freescale Semiconductor, Inc.
3129ba616SKumar Gala  *
4129ba616SKumar Gala  * See file CREDITS for list of people who contributed to this
5129ba616SKumar Gala  * project.
6129ba616SKumar Gala  *
7129ba616SKumar Gala  * This program is free software; you can redistribute it and/or
8129ba616SKumar Gala  * modify it under the terms of the GNU General Public License as
9129ba616SKumar Gala  * published by the Free Software Foundation; either version 2 of
10129ba616SKumar Gala  * the License, or (at your option) any later version.
11129ba616SKumar Gala  *
12129ba616SKumar Gala  * This program is distributed in the hope that it will be useful,
13129ba616SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14129ba616SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15129ba616SKumar Gala  * GNU General Public License for more details.
16129ba616SKumar Gala  *
17129ba616SKumar Gala  * You should have received a copy of the GNU General Public License
18129ba616SKumar Gala  * along with this program; if not, write to the Free Software
19129ba616SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20129ba616SKumar Gala  * MA 02111-1307 USA
21129ba616SKumar Gala  */
22129ba616SKumar Gala 
23129ba616SKumar Gala /*
24129ba616SKumar Gala  * mpc8572ds board configuration file
25129ba616SKumar Gala  *
26129ba616SKumar Gala  */
27129ba616SKumar Gala #ifndef __CONFIG_H
28129ba616SKumar Gala #define __CONFIG_H
29129ba616SKumar Gala 
30509c4c4cSKumar Gala #include "../board/freescale/common/ics307_clk.h"
31509c4c4cSKumar Gala 
32d24f2d32SWolfgang Denk #ifdef CONFIG_36BIT
33f9edcc10SKumar Gala #define CONFIG_PHYS_64BIT
34f9edcc10SKumar Gala #endif
35f9edcc10SKumar Gala 
36*cb14e93bSKumar Gala #ifdef CONFIG_NAND
37*cb14e93bSKumar Gala #define CONFIG_NAND_U_BOOT
38*cb14e93bSKumar Gala #define CONFIG_RAMBOOT_NAND
39*cb14e93bSKumar Gala #ifdef CONFIG_NAND_SPL
40*cb14e93bSKumar Gala #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
41*cb14e93bSKumar Gala #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
42*cb14e93bSKumar Gala #else
43*cb14e93bSKumar Gala #define CONFIG_SYS_TEXT_BASE	0xf8f82000
44*cb14e93bSKumar Gala #endif /* CONFIG_NAND_SPL */
45*cb14e93bSKumar Gala #endif
46*cb14e93bSKumar Gala 
47*cb14e93bSKumar Gala #ifndef CONFIG_SYS_TEXT_BASE
48*cb14e93bSKumar Gala #define CONFIG_SYS_TEXT_BASE	0xeff80000
49*cb14e93bSKumar Gala #endif
50*cb14e93bSKumar Gala 
51*cb14e93bSKumar Gala #ifndef CONFIG_SYS_MONITOR_BASE
52*cb14e93bSKumar Gala #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
53*cb14e93bSKumar Gala #endif
54*cb14e93bSKumar Gala 
55129ba616SKumar Gala /* High Level Configuration Options */
56129ba616SKumar Gala #define CONFIG_BOOKE		1	/* BOOKE */
57129ba616SKumar Gala #define CONFIG_E500		1	/* BOOKE e500 family */
58129ba616SKumar Gala #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
59129ba616SKumar Gala #define CONFIG_MPC8572		1
60129ba616SKumar Gala #define CONFIG_MPC8572DS	1
61129ba616SKumar Gala #define CONFIG_MP		1	/* support multiple processors */
62129ba616SKumar Gala 
63c51fc5d5SKumar Gala #define CONFIG_FSL_ELBC		1	/* Has Enhanced localbus controller */
64129ba616SKumar Gala #define CONFIG_PCI		1	/* Enable PCI/PCIE */
65129ba616SKumar Gala #define CONFIG_PCIE1		1	/* PCIE controler 1 (slot 1) */
66129ba616SKumar Gala #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot 2) */
67129ba616SKumar Gala #define CONFIG_PCIE3		1	/* PCIE controler 3 (ULI bridge) */
68129ba616SKumar Gala #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
69129ba616SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
700151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
71129ba616SKumar Gala 
72129ba616SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
73129ba616SKumar Gala 
74129ba616SKumar Gala #define CONFIG_TSEC_ENET		/* tsec ethernet support */
75129ba616SKumar Gala #define CONFIG_ENV_OVERWRITE
76129ba616SKumar Gala 
77509c4c4cSKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
78509c4c4cSKumar Gala #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk() /* ddrclk for MPC85xx */
794ca06607SHaiying Wang #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
80129ba616SKumar Gala 
81129ba616SKumar Gala /*
82129ba616SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
83129ba616SKumar Gala  */
84129ba616SKumar Gala #define CONFIG_L2_CACHE			/* toggle L2 cache */
85129ba616SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
86129ba616SKumar Gala 
87129ba616SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS	1
88129ba616SKumar Gala 
8918af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
9018af1c5fSKumar Gala #define CONFIG_ADDR_MAP			1
9118af1c5fSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
9218af1c5fSKumar Gala #endif
9318af1c5fSKumar Gala 
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest works on */
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x7fffffff
96129ba616SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
97129ba616SKumar Gala 
98129ba616SKumar Gala /*
99*cb14e93bSKumar Gala  * Config the L2 Cache as L2 SRAM
100*cb14e93bSKumar Gala  */
101*cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
102*cb14e93bSKumar Gala #ifdef CONFIG_PHYS_64BIT
103*cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_ADDR_PHYS		0xff8f80000ull
104*cb14e93bSKumar Gala #else
105*cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_ADDR_PHYS		CONFIG_SYS_INIT_L2_ADDR
106*cb14e93bSKumar Gala #endif
107*cb14e93bSKumar Gala #define CONFIG_SYS_L2_SIZE		(512 << 10)
108*cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
109*cb14e93bSKumar Gala 
110*cb14e93bSKumar Gala /*
111129ba616SKumar Gala  * Base addresses -- Note these are effective addresses where the
112129ba616SKumar Gala  * actual resources get mapped (not physical addresses)
113129ba616SKumar Gala  */
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
11518af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
11618af1c5fSKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS		0xfffe00000ull	/* physical addr of CCSRBAR */
11718af1c5fSKumar Gala #else
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
11918af1c5fSKumar Gala #endif
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
121129ba616SKumar Gala 
122*cb14e93bSKumar Gala #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
123*cb14e93bSKumar Gala #define CONFIG_SYS_CCSRBAR_DEFAULT		CONFIG_SYS_CCSRBAR
124*cb14e93bSKumar Gala #else
125*cb14e93bSKumar Gala #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000      /* CCSRBAR Default */
126*cb14e93bSKumar Gala #endif
127*cb14e93bSKumar Gala 
128129ba616SKumar Gala /* DDR Setup */
129f8523cb0SKumar Gala #define CONFIG_VERY_BIG_RAM
130129ba616SKumar Gala #define CONFIG_FSL_DDR2
131129ba616SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
132129ba616SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
133129ba616SKumar Gala #define CONFIG_DDR_SPD
134129ba616SKumar Gala #undef CONFIG_DDR_DLL
135129ba616SKumar Gala 
1369b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
137129ba616SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
138129ba616SKumar Gala 
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
141129ba616SKumar Gala 
142129ba616SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	2
143129ba616SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
144129ba616SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
145129ba616SKumar Gala 
146129ba616SKumar Gala /* I2C addresses of SPD EEPROMs */
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM		1	/* SPD EEPROMS locate on I2C bus 1 */
148129ba616SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
149129ba616SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 1 DIMM 0 */
150129ba616SKumar Gala 
151129ba616SKumar Gala /* These are used when DDR doesn't use SPD.  */
152dc889e86SDave Liu #define CONFIG_SYS_SDRAM_SIZE		512		/* DDR is 512MB */
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS		0x0000001F
154dc889e86SDave Liu #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */
155dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_3		0x00020000
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0		0x00260802
157dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_1		0x626b2634
158dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_2		0x062874cf
159dc889e86SDave Liu #define CONFIG_SYS_DDR_MODE_1		0x00440462
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
161dc889e86SDave Liu #define CONFIG_SYS_DDR_INTERVAL		0x0c300100
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
163dc889e86SDave Liu #define CONFIG_SYS_DDR_CLK_CTRL		0x00800000
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL		0x00000000
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
166dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL		0xc3000008	/* Type = DDR2 */
167dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL2		0x24400000
168129ba616SKumar Gala 
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN	0x0000000d
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE		0x00010000
172129ba616SKumar Gala 
173129ba616SKumar Gala /*
174129ba616SKumar Gala  * Make sure required options are set
175129ba616SKumar Gala  */
176129ba616SKumar Gala #ifndef CONFIG_SPD_EEPROM
177129ba616SKumar Gala #error ("CONFIG_SPD_EEPROM is required")
178129ba616SKumar Gala #endif
179129ba616SKumar Gala 
180129ba616SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ
181129ba616SKumar Gala 
182129ba616SKumar Gala /*
183129ba616SKumar Gala  * Memory map
184129ba616SKumar Gala  *
185129ba616SKumar Gala  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
186129ba616SKumar Gala  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
187129ba616SKumar Gala  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
188129ba616SKumar Gala  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
189129ba616SKumar Gala  *
190129ba616SKumar Gala  * Localbus cacheable (TBD)
191129ba616SKumar Gala  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
192129ba616SKumar Gala  *
193129ba616SKumar Gala  * Localbus non-cacheable
194129ba616SKumar Gala  * 0xe000_0000	0xe80f_ffff	Promjet/free		128M non-cacheable
195129ba616SKumar Gala  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
196c013b749SHaiying Wang  * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
197129ba616SKumar Gala  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
198129ba616SKumar Gala  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
199129ba616SKumar Gala  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
200129ba616SKumar Gala  */
201129ba616SKumar Gala 
202129ba616SKumar Gala /*
203129ba616SKumar Gala  * Local Bus Definitions
204129ba616SKumar Gala  */
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* start of FLASH 128M */
20618af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
20718af1c5fSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
20818af1c5fSKumar Gala #else
209c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
21018af1c5fSKumar Gala #endif
211129ba616SKumar Gala 
212*cb14e93bSKumar Gala 
213*cb14e93bSKumar Gala #define CONFIG_FLASH_BR_PRELIM \
214*cb14e93bSKumar Gala 	(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
215*cb14e93bSKumar Gala 	| BR_PS_16 | BR_V)
216*cb14e93bSKumar Gala #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
217129ba616SKumar Gala 
218c953ddfdSKumar Gala #define CONFIG_SYS_BR1_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
220129ba616SKumar Gala 
22118af1c5fSKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST
223129ba616SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
224129ba616SKumar Gala 
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
230129ba616SKumar Gala 
231*cb14e93bSKumar Gala #if defined(CONFIG_RAMBOOT_NAND)
232*cb14e93bSKumar Gala #define CONFIG_SYS_RAMBOOT
233*cb14e93bSKumar Gala #define CONFIG_SYS_EXTRA_ENV_RELOC
234*cb14e93bSKumar Gala #else
235*cb14e93bSKumar Gala #undef CONFIG_SYS_RAMBOOT
236*cb14e93bSKumar Gala #endif
237129ba616SKumar Gala 
238129ba616SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
242129ba616SKumar Gala 
243129ba616SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
244129ba616SKumar Gala 
245558710b9SKumar Gala #define CONFIG_HWCONFIG			/* enable hwconfig */
246129ba616SKumar Gala #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
247129ba616SKumar Gala #define PIXIS_BASE	0xffdf0000	/* PIXIS registers */
24818af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
24918af1c5fSKumar Gala #define PIXIS_BASE_PHYS	0xfffdf0000ull
25018af1c5fSKumar Gala #else
25152b565f5SKumar Gala #define PIXIS_BASE_PHYS	PIXIS_BASE
25218af1c5fSKumar Gala #endif
253129ba616SKumar Gala 
25452b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xffffeff7	/* 32KB but only 4k mapped */
256129ba616SKumar Gala 
257129ba616SKumar Gala #define PIXIS_ID		0x0	/* Board ID at offset 0 */
258129ba616SKumar Gala #define PIXIS_VER		0x1	/* Board version at offset 1 */
259129ba616SKumar Gala #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
260129ba616SKumar Gala #define PIXIS_CSR   		0x3	/* PIXIS General control/status register */
261129ba616SKumar Gala #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
262129ba616SKumar Gala #define PIXIS_PWR		0x5	/* PIXIS Power status register */
263129ba616SKumar Gala #define PIXIS_AUX		0x6	/* Auxiliary 1 register */
264129ba616SKumar Gala #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
265129ba616SKumar Gala #define PIXIS_AUX2		0x8	/* Auxiliary 2 register */
266129ba616SKumar Gala #define PIXIS_VCTL		0x10	/* VELA Control Register */
267129ba616SKumar Gala #define PIXIS_VSTAT		0x11	/* VELA Status Register */
268129ba616SKumar Gala #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
269129ba616SKumar Gala #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
270129ba616SKumar Gala #define PIXIS_VCORE0	 	0x14	/* VELA VCORE0 Register */
271129ba616SKumar Gala #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
2726bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP	0xc0	/* VBOOT - CFG_LBMAP */
2736bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR0	0x00	/* cfg_lbmap - boot from NOR 0 */
2746bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_PJET	0x01	/* cfg_lbmap - boot from projet */
2756bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NAND	0x02	/* cfg_lbmap - boot from NAND */
2766bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR1	0x03	/* cfg_lbmap - boot from NOR 1 */
277129ba616SKumar Gala #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
278129ba616SKumar Gala #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
279129ba616SKumar Gala #define PIXIS_VSPEED2		0x19	/* VELA VSpeed 2 */
280129ba616SKumar Gala #define PIXIS_VSYSCLK0		0x1C	/* VELA SYSCLK0 Register */
281129ba616SKumar Gala #define PIXIS_VSYSCLK1		0x1D	/* VELA SYSCLK1 Register */
282129ba616SKumar Gala #define PIXIS_VSYSCLK2		0x1E	/* VELA SYSCLK2 Register */
283129ba616SKumar Gala #define PIXIS_VDDRCLK0		0x1F	/* VELA DDRCLK0 Register */
284129ba616SKumar Gala #define PIXIS_VDDRCLK1		0x20	/* VELA DDRCLK1 Register */
285129ba616SKumar Gala #define PIXIS_VDDRCLK2		0x21	/* VELA DDRCLK2 Register */
286129ba616SKumar Gala #define PIXIS_VWATCH		0x24    /* Watchdog Register */
287129ba616SKumar Gala #define PIXIS_LED		0x25    /* LED Register */
288129ba616SKumar Gala 
289*cb14e93bSKumar Gala #define PIXIS_SPD_SYSCLK_MASK		0x7		/* SYSCLK option */
290*cb14e93bSKumar Gala 
291129ba616SKumar Gala /* old pixis referenced names */
292129ba616SKumar Gala #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
293129ba616SKumar Gala #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0xc0
2957e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC1SER	0x8
2967e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC2SER	0x4
2977e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC3SER	0x2
2987e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC4SER	0x1
2997e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC1SER	0x20
3007e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC2SER	0x20
3017e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC3SER	0x20
3027e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC4SER	0x20
3037e183cadSLiu Yu #define PIXIS_VSPEED2_MASK	(PIXIS_VSPEED2_TSEC1SER \
3047e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC2SER \
3057e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC3SER \
3067e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC4SER)
3077e183cadSLiu Yu #define PIXIS_VCFGEN1_MASK	(PIXIS_VCFGEN1_TSEC1SER \
3087e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC2SER \
3097e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC3SER \
3107e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC4SER)
311129ba616SKumar Gala 
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
314553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000	/* Size of used area in RAM */
315129ba616SKumar Gala 
31625ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
318129ba616SKumar Gala 
3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
321129ba616SKumar Gala 
322*cb14e93bSKumar Gala #ifndef CONFIG_NAND_SPL
323c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE		0xffa00000
32418af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
32518af1c5fSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
32618af1c5fSKumar Gala #else
327c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
32818af1c5fSKumar Gala #endif
329*cb14e93bSKumar Gala #else
330*cb14e93bSKumar Gala #define CONFIG_SYS_NAND_BASE		0xfff00000
331*cb14e93bSKumar Gala #ifdef CONFIG_PHYS_64BIT
332*cb14e93bSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xffff00000ull
333*cb14e93bSKumar Gala #else
334*cb14e93bSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
335*cb14e93bSKumar Gala #endif
336*cb14e93bSKumar Gala #endif
337*cb14e93bSKumar Gala 
338c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_LIST     { CONFIG_SYS_NAND_BASE,\
339c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0x40000, \
340c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0x80000,\
341c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0xC0000}
342c013b749SHaiying Wang #define CONFIG_SYS_MAX_NAND_DEVICE    4
343c013b749SHaiying Wang #define CONFIG_MTD_NAND_VERIFY_WRITE
344c013b749SHaiying Wang #define CONFIG_CMD_NAND		1
345c013b749SHaiying Wang #define CONFIG_NAND_FSL_ELBC	1
346c013b749SHaiying Wang #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
347c013b749SHaiying Wang 
348*cb14e93bSKumar Gala /* NAND boot: 4K NAND loader config */
349*cb14e93bSKumar Gala #define CONFIG_SYS_NAND_SPL_SIZE	0x1000
350*cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_SIZE	((512 << 10) - 0x2000)
351*cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
352*cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_START \
353*cb14e93bSKumar Gala 		(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
354*cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_OFFS	(0)
355*cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_RELOC	(CONFIG_SYS_INIT_L2_END - 0x2000)
356*cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP	((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
357*cb14e93bSKumar Gala 
358*cb14e93bSKumar Gala 
359c013b749SHaiying Wang /* NAND flash config */
36072a9414aSKumar Gala #define CONFIG_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
361c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
362c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
363c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
364c013b749SHaiying Wang 			       | BR_V)		       /* valid */
365c013b749SHaiying Wang #define CONFIG_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
366c013b749SHaiying Wang 			       | OR_FCM_PGS	       /* Large Page*/ \
367c013b749SHaiying Wang 			       | OR_FCM_CSCT \
368c013b749SHaiying Wang 			       | OR_FCM_CST \
369c013b749SHaiying Wang 			       | OR_FCM_CHT \
370c013b749SHaiying Wang 			       | OR_FCM_SCY_1 \
371c013b749SHaiying Wang 			       | OR_FCM_TRLX \
372c013b749SHaiying Wang 			       | OR_FCM_EHTR)
373c013b749SHaiying Wang 
374*cb14e93bSKumar Gala #ifdef CONFIG_RAMBOOT_NAND
375*cb14e93bSKumar Gala #define CONFIG_SYS_BR0_PRELIM  CONFIG_NAND_BR_PRELIM	/* NAND Base Address */
376*cb14e93bSKumar Gala #define CONFIG_SYS_OR0_PRELIM  CONFIG_NAND_OR_PRELIM	/* NAND Options */
377*cb14e93bSKumar Gala #define CONFIG_SYS_BR2_PRELIM  CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
378*cb14e93bSKumar Gala #define CONFIG_SYS_OR2_PRELIM  CONFIG_FLASH_OR_PRELIM	/* NOR Options */
379*cb14e93bSKumar Gala #else
380*cb14e93bSKumar Gala #define CONFIG_SYS_BR0_PRELIM  CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
381*cb14e93bSKumar Gala #define CONFIG_SYS_OR0_PRELIM  CONFIG_FLASH_OR_PRELIM	/* NOR Options */
382c013b749SHaiying Wang #define CONFIG_SYS_BR2_PRELIM  CONFIG_NAND_BR_PRELIM  /* NAND Base Address */
383c013b749SHaiying Wang #define CONFIG_SYS_OR2_PRELIM  CONFIG_NAND_OR_PRELIM  /* NAND Options */
384*cb14e93bSKumar Gala #endif
38572a9414aSKumar Gala #define CONFIG_SYS_BR4_PRELIM  (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\
386c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
387c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
388c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
389c013b749SHaiying Wang 			       | BR_V)		       /* valid */
390c013b749SHaiying Wang #define CONFIG_SYS_OR4_PRELIM  CONFIG_NAND_OR_PRELIM	 /* NAND Options */
39172a9414aSKumar Gala #define CONFIG_SYS_BR5_PRELIM  (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\
392c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
393c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
394c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
395c013b749SHaiying Wang 			       | BR_V)		       /* valid */
396c013b749SHaiying Wang #define CONFIG_SYS_OR5_PRELIM  CONFIG_NAND_OR_PRELIM	 /* NAND Options */
397c013b749SHaiying Wang 
39872a9414aSKumar Gala #define CONFIG_SYS_BR6_PRELIM  (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\
399c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
400c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
401c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
402c013b749SHaiying Wang 			       | BR_V)		       /* valid */
403c013b749SHaiying Wang #define CONFIG_SYS_OR6_PRELIM  CONFIG_NAND_OR_PRELIM	 /* NAND Options */
404c013b749SHaiying Wang 
405c013b749SHaiying Wang 
406129ba616SKumar Gala /* Serial Port - controlled on board with jumper J8
407129ba616SKumar Gala  * open - index 2
408129ba616SKumar Gala  * shorted - index 1
409129ba616SKumar Gala  */
410129ba616SKumar Gala #define CONFIG_CONS_INDEX	1
4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
415*cb14e93bSKumar Gala #ifdef CONFIG_NAND_SPL
416*cb14e93bSKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS
417*cb14e93bSKumar Gala #endif
418129ba616SKumar Gala 
4196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	\
420129ba616SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
421129ba616SKumar Gala 
4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
424129ba616SKumar Gala 
425129ba616SKumar Gala /* Use the HUSH parser */
4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
429129ba616SKumar Gala #endif
430129ba616SKumar Gala 
431129ba616SKumar Gala /*
432129ba616SKumar Gala  * Pass open firmware flat tree
433129ba616SKumar Gala  */
434129ba616SKumar Gala #define CONFIG_OF_LIBFDT		1
435129ba616SKumar Gala #define CONFIG_OF_BOARD_SETUP		1
436129ba616SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
437129ba616SKumar Gala 
438129ba616SKumar Gala /* new uImage format support */
439129ba616SKumar Gala #define CONFIG_FIT		1
440129ba616SKumar Gala #define CONFIG_FIT_VERBOSE	1 /* enable fit_format_{error,warning}() */
441129ba616SKumar Gala 
442129ba616SKumar Gala /* I2C */
443129ba616SKumar Gala #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
444129ba616SKumar Gala #define CONFIG_HARD_I2C		/* I2C with hardware support */
445129ba616SKumar Gala #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
4461f3ba317SHaiying Wang #define CONFIG_I2C_MULTI_BUS
4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{{0,0x29}}/* Don't probe these addrs */
4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET		0x3100
453129ba616SKumar Gala 
454129ba616SKumar Gala /*
455445a7b38SHaiying Wang  * I2C2 EEPROM
456445a7b38SHaiying Wang  */
457445a7b38SHaiying Wang #define CONFIG_ID_EEPROM
458445a7b38SHaiying Wang #ifdef CONFIG_ID_EEPROM
4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
460445a7b38SHaiying Wang #endif
4616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM	1
464445a7b38SHaiying Wang 
465445a7b38SHaiying Wang /*
466129ba616SKumar Gala  * General PCI
467129ba616SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
468129ba616SKumar Gala  */
469129ba616SKumar Gala 
470129ba616SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */
4715af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
47218af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
473156984a3SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
47418af1c5fSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc00000000ull
47518af1c5fSKumar Gala #else
476ad97dce1SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
4775af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
47818af1c5fSKumar Gala #endif
4796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
480aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
4815f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS	0x00000000
48218af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
48318af1c5fSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc00000ull
48418af1c5fSKumar Gala #else
4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
48618af1c5fSKumar Gala #endif
4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
488129ba616SKumar Gala 
489129ba616SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */
4905af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
49118af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
492156984a3SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
49318af1c5fSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
49418af1c5fSKumar Gala #else
495ad97dce1SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
4965af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
49718af1c5fSKumar Gala #endif
4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
499aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
5005f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS	0x00000000
50118af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
50218af1c5fSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
50318af1c5fSKumar Gala #else
5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
50518af1c5fSKumar Gala #endif
5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
507129ba616SKumar Gala 
508129ba616SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */
5095af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
51018af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
511156984a3SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
51218af1c5fSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc40000000ull
51318af1c5fSKumar Gala #else
514ad97dce1SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
5155af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
51618af1c5fSKumar Gala #endif
5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
518aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
5195f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
52018af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
52118af1c5fSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc20000ull
52218af1c5fSKumar Gala #else
5236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
52418af1c5fSKumar Gala #endif
5256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
526129ba616SKumar Gala 
527129ba616SKumar Gala #if defined(CONFIG_PCI)
528129ba616SKumar Gala 
529129ba616SKumar Gala /*PCIE video card used*/
530aca5f018SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_VIRT
531129ba616SKumar Gala 
532129ba616SKumar Gala /* video */
533129ba616SKumar Gala #define CONFIG_VIDEO
534129ba616SKumar Gala 
535129ba616SKumar Gala #if defined(CONFIG_VIDEO)
536129ba616SKumar Gala #define CONFIG_BIOSEMU
537129ba616SKumar Gala #define CONFIG_CFB_CONSOLE
538129ba616SKumar Gala #define CONFIG_VIDEO_SW_CURSOR
539129ba616SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE
540129ba616SKumar Gala #define CONFIG_ATI_RADEON_FB
541129ba616SKumar Gala #define CONFIG_VIDEO_LOGO
542129ba616SKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/
5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
544129ba616SKumar Gala #endif
545129ba616SKumar Gala 
546129ba616SKumar Gala #define CONFIG_NET_MULTI
547129ba616SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
548129ba616SKumar Gala 
549129ba616SKumar Gala #undef CONFIG_EEPRO100
550129ba616SKumar Gala #undef CONFIG_TULIP
551129ba616SKumar Gala #undef CONFIG_RTL8139
55216855ec1SKumar Gala #define CONFIG_E1000			/* Define e1000 pci Ethernet card */
553129ba616SKumar Gala 
554129ba616SKumar Gala #ifndef CONFIG_PCI_PNP
5555f91ef6aSKumar Gala 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCIE3_IO_BUS
5565f91ef6aSKumar Gala 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCIE3_IO_BUS
557129ba616SKumar Gala 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
558129ba616SKumar Gala #endif
559129ba616SKumar Gala 
560129ba616SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
561129ba616SKumar Gala #define CONFIG_DOS_PARTITION
562129ba616SKumar Gala #define CONFIG_SCSI_AHCI
563129ba616SKumar Gala 
564129ba616SKumar Gala #ifdef CONFIG_SCSI_AHCI
565129ba616SKumar Gala #define CONFIG_SATA_ULI5288
5666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
5676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
5696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
570129ba616SKumar Gala #endif /* SCSI */
571129ba616SKumar Gala 
572129ba616SKumar Gala #endif	/* CONFIG_PCI */
573129ba616SKumar Gala 
574129ba616SKumar Gala 
575129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET)
576129ba616SKumar Gala 
577129ba616SKumar Gala #ifndef CONFIG_NET_MULTI
578129ba616SKumar Gala #define CONFIG_NET_MULTI	1
579129ba616SKumar Gala #endif
580129ba616SKumar Gala 
581129ba616SKumar Gala #define CONFIG_MII		1	/* MII PHY management */
582129ba616SKumar Gala #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
583129ba616SKumar Gala #define CONFIG_TSEC1	1
584129ba616SKumar Gala #define CONFIG_TSEC1_NAME	"eTSEC1"
585129ba616SKumar Gala #define CONFIG_TSEC2	1
586129ba616SKumar Gala #define CONFIG_TSEC2_NAME	"eTSEC2"
587129ba616SKumar Gala #define CONFIG_TSEC3	1
588129ba616SKumar Gala #define CONFIG_TSEC3_NAME	"eTSEC3"
589129ba616SKumar Gala #define CONFIG_TSEC4	1
590129ba616SKumar Gala #define CONFIG_TSEC4_NAME	"eTSEC4"
591129ba616SKumar Gala 
5927e183cadSLiu Yu #define CONFIG_PIXIS_SGMII_CMD
5937e183cadSLiu Yu #define CONFIG_FSL_SGMII_RISER	1
5947e183cadSLiu Yu #define SGMII_RISER_PHY_OFFSET	0x1c
5957e183cadSLiu Yu 
5967e183cadSLiu Yu #ifdef CONFIG_FSL_SGMII_RISER
5977e183cadSLiu Yu #define CONFIG_SYS_TBIPA_VALUE		0x10 /* avoid conflict with eTSEC4 paddr */
5987e183cadSLiu Yu #endif
5997e183cadSLiu Yu 
600129ba616SKumar Gala #define TSEC1_PHY_ADDR		0
601129ba616SKumar Gala #define TSEC2_PHY_ADDR		1
602129ba616SKumar Gala #define TSEC3_PHY_ADDR		2
603129ba616SKumar Gala #define TSEC4_PHY_ADDR		3
604129ba616SKumar Gala 
605129ba616SKumar Gala #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
606129ba616SKumar Gala #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
607129ba616SKumar Gala #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
608129ba616SKumar Gala #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
609129ba616SKumar Gala 
610129ba616SKumar Gala #define TSEC1_PHYIDX		0
611129ba616SKumar Gala #define TSEC2_PHYIDX		0
612129ba616SKumar Gala #define TSEC3_PHYIDX		0
613129ba616SKumar Gala #define TSEC4_PHYIDX		0
614129ba616SKumar Gala 
615129ba616SKumar Gala #define CONFIG_ETHPRIME		"eTSEC1"
616129ba616SKumar Gala 
617129ba616SKumar Gala #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
618129ba616SKumar Gala #endif	/* CONFIG_TSEC_ENET */
619129ba616SKumar Gala 
620129ba616SKumar Gala /*
621129ba616SKumar Gala  * Environment
622129ba616SKumar Gala  */
623*cb14e93bSKumar Gala 
624*cb14e93bSKumar Gala #if defined(CONFIG_SYS_RAMBOOT)
625*cb14e93bSKumar Gala #if defined(CONFIG_RAMBOOT_NAND)
626*cb14e93bSKumar Gala #define CONFIG_ENV_IS_IN_NAND	1
627*cb14e93bSKumar Gala #define CONFIG_ENV_SIZE	CONFIG_SYS_NAND_BLOCK_SIZE
628*cb14e93bSKumar Gala #define CONFIG_ENV_OFFSET	((512 * 1024)\
629*cb14e93bSKumar Gala 				+ CONFIG_SYS_NAND_BLOCK_SIZE)
630*cb14e93bSKumar Gala #endif
631*cb14e93bSKumar Gala 
632*cb14e93bSKumar Gala #else
6335a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
6346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
6350e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR	0xfff80000
636129ba616SKumar Gala 	#else
6376fc110bdSHaiying Wang 	#define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
638129ba616SKumar Gala 	#endif
6390e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE	0x2000
6400e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
641*cb14e93bSKumar Gala #endif
642129ba616SKumar Gala 
643129ba616SKumar Gala #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
6446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
645129ba616SKumar Gala 
646129ba616SKumar Gala /*
647129ba616SKumar Gala  * Command line configuration.
648129ba616SKumar Gala  */
649129ba616SKumar Gala #include <config_cmd_default.h>
650129ba616SKumar Gala 
651129ba616SKumar Gala #define CONFIG_CMD_IRQ
652129ba616SKumar Gala #define CONFIG_CMD_PING
653129ba616SKumar Gala #define CONFIG_CMD_I2C
654129ba616SKumar Gala #define CONFIG_CMD_MII
655129ba616SKumar Gala #define CONFIG_CMD_ELF
6561c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
6571c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
658199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
659129ba616SKumar Gala 
660129ba616SKumar Gala #if defined(CONFIG_PCI)
661129ba616SKumar Gala #define CONFIG_CMD_PCI
662129ba616SKumar Gala #define CONFIG_CMD_NET
663129ba616SKumar Gala #define CONFIG_CMD_SCSI
664129ba616SKumar Gala #define CONFIG_CMD_EXT2
665129ba616SKumar Gala #endif
666129ba616SKumar Gala 
667129ba616SKumar Gala #undef CONFIG_WATCHDOG			/* watchdog disabled */
668129ba616SKumar Gala 
669129ba616SKumar Gala /*
670129ba616SKumar Gala  * Miscellaneous configurable options
671129ba616SKumar Gala  */
6726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
673129ba616SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
6745be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
6756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
6766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
677129ba616SKumar Gala #if defined(CONFIG_CMD_KGDB)
6786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
679129ba616SKumar Gala #else
6806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
681129ba616SKumar Gala #endif
6826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
6836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
6846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
6856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
686129ba616SKumar Gala 
687129ba616SKumar Gala /*
688129ba616SKumar Gala  * For booting Linux, the board info and command line data
68989188a62SKumar Gala  * have to be in the first 16 MB of memory, since this is
690129ba616SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
691129ba616SKumar Gala  */
69289188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
693129ba616SKumar Gala 
694129ba616SKumar Gala #if defined(CONFIG_CMD_KGDB)
695129ba616SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
696129ba616SKumar Gala #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
697129ba616SKumar Gala #endif
698129ba616SKumar Gala 
699129ba616SKumar Gala /*
700129ba616SKumar Gala  * Environment Configuration
701129ba616SKumar Gala  */
702129ba616SKumar Gala 
703129ba616SKumar Gala /* The mac addresses for all ethernet interface */
704129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET)
705129ba616SKumar Gala #define CONFIG_HAS_ETH0
706129ba616SKumar Gala #define CONFIG_ETHADDR	00:E0:0C:02:00:FD
707129ba616SKumar Gala #define CONFIG_HAS_ETH1
708129ba616SKumar Gala #define CONFIG_ETH1ADDR	00:E0:0C:02:01:FD
709129ba616SKumar Gala #define CONFIG_HAS_ETH2
710129ba616SKumar Gala #define CONFIG_ETH2ADDR	00:E0:0C:02:02:FD
711129ba616SKumar Gala #define CONFIG_HAS_ETH3
712129ba616SKumar Gala #define CONFIG_ETH3ADDR	00:E0:0C:02:03:FD
713129ba616SKumar Gala #endif
714129ba616SKumar Gala 
715129ba616SKumar Gala #define CONFIG_IPADDR		192.168.1.254
716129ba616SKumar Gala 
717129ba616SKumar Gala #define CONFIG_HOSTNAME		unknown
718129ba616SKumar Gala #define CONFIG_ROOTPATH		/opt/nfsroot
719129ba616SKumar Gala #define CONFIG_BOOTFILE		uImage
720129ba616SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
721129ba616SKumar Gala 
722129ba616SKumar Gala #define CONFIG_SERVERIP		192.168.1.1
723129ba616SKumar Gala #define CONFIG_GATEWAYIP	192.168.1.1
724129ba616SKumar Gala #define CONFIG_NETMASK		255.255.255.0
725129ba616SKumar Gala 
726129ba616SKumar Gala /* default location for tftp and bootm */
727129ba616SKumar Gala #define CONFIG_LOADADDR		1000000
728129ba616SKumar Gala 
729129ba616SKumar Gala #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
730129ba616SKumar Gala #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
731129ba616SKumar Gala 
732129ba616SKumar Gala #define CONFIG_BAUDRATE	115200
733129ba616SKumar Gala 
734129ba616SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
7354ca06607SHaiying Wang  "memctl_intlv_ctl=2\0"						\
736129ba616SKumar Gala  "netdev=eth0\0"						\
737129ba616SKumar Gala  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
738129ba616SKumar Gala  "tftpflash=tftpboot $loadaddr $uboot; "			\
73914d0a02aSWolfgang Denk 	"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
74014d0a02aSWolfgang Denk 	"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
74114d0a02aSWolfgang Denk 	"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "	\
74214d0a02aSWolfgang Denk 	"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
74314d0a02aSWolfgang Denk 	"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"	\
744129ba616SKumar Gala  "consoledev=ttyS0\0"				\
745129ba616SKumar Gala  "ramdiskaddr=2000000\0"			\
746129ba616SKumar Gala  "ramdiskfile=8572ds/ramdisk.uboot\0"		\
747129ba616SKumar Gala  "fdtaddr=c00000\0"				\
748129ba616SKumar Gala  "fdtfile=8572ds/mpc8572ds.dtb\0"		\
749129ba616SKumar Gala  "bdev=sda3\0"
750129ba616SKumar Gala 
751129ba616SKumar Gala #define CONFIG_HDBOOT				\
752129ba616SKumar Gala  "setenv bootargs root=/dev/$bdev rw "		\
753129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
754129ba616SKumar Gala  "tftp $loadaddr $bootfile;"			\
755129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"			\
756129ba616SKumar Gala  "bootm $loadaddr - $fdtaddr"
757129ba616SKumar Gala 
758129ba616SKumar Gala #define CONFIG_NFSBOOTCOMMAND		\
759129ba616SKumar Gala  "setenv bootargs root=/dev/nfs rw "	\
760129ba616SKumar Gala  "nfsroot=$serverip:$rootpath "		\
761129ba616SKumar Gala  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
762129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
763129ba616SKumar Gala  "tftp $loadaddr $bootfile;"		\
764129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
765129ba616SKumar Gala  "bootm $loadaddr - $fdtaddr"
766129ba616SKumar Gala 
767129ba616SKumar Gala #define CONFIG_RAMBOOTCOMMAND		\
768129ba616SKumar Gala  "setenv bootargs root=/dev/ram rw "	\
769129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
770129ba616SKumar Gala  "tftp $ramdiskaddr $ramdiskfile;"	\
771129ba616SKumar Gala  "tftp $loadaddr $bootfile;"		\
772129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
773129ba616SKumar Gala  "bootm $loadaddr $ramdiskaddr $fdtaddr"
774129ba616SKumar Gala 
775129ba616SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
776129ba616SKumar Gala 
777129ba616SKumar Gala #endif	/* __CONFIG_H */
778