xref: /openbmc/u-boot/include/configs/MPC8572DS.h (revision 5af0fdd8)
1129ba616SKumar Gala /*
2129ba616SKumar Gala  * Copyright 2007-2008 Freescale Semiconductor, Inc.
3129ba616SKumar Gala  *
4129ba616SKumar Gala  * See file CREDITS for list of people who contributed to this
5129ba616SKumar Gala  * project.
6129ba616SKumar Gala  *
7129ba616SKumar Gala  * This program is free software; you can redistribute it and/or
8129ba616SKumar Gala  * modify it under the terms of the GNU General Public License as
9129ba616SKumar Gala  * published by the Free Software Foundation; either version 2 of
10129ba616SKumar Gala  * the License, or (at your option) any later version.
11129ba616SKumar Gala  *
12129ba616SKumar Gala  * This program is distributed in the hope that it will be useful,
13129ba616SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14129ba616SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15129ba616SKumar Gala  * GNU General Public License for more details.
16129ba616SKumar Gala  *
17129ba616SKumar Gala  * You should have received a copy of the GNU General Public License
18129ba616SKumar Gala  * along with this program; if not, write to the Free Software
19129ba616SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20129ba616SKumar Gala  * MA 02111-1307 USA
21129ba616SKumar Gala  */
22129ba616SKumar Gala 
23129ba616SKumar Gala /*
24129ba616SKumar Gala  * mpc8572ds board configuration file
25129ba616SKumar Gala  *
26129ba616SKumar Gala  */
27129ba616SKumar Gala #ifndef __CONFIG_H
28129ba616SKumar Gala #define __CONFIG_H
29129ba616SKumar Gala 
30129ba616SKumar Gala /* High Level Configuration Options */
31129ba616SKumar Gala #define CONFIG_BOOKE		1	/* BOOKE */
32129ba616SKumar Gala #define CONFIG_E500		1	/* BOOKE e500 family */
33129ba616SKumar Gala #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
34129ba616SKumar Gala #define CONFIG_MPC8572		1
35129ba616SKumar Gala #define CONFIG_MPC8572DS	1
36129ba616SKumar Gala #define CONFIG_MP		1	/* support multiple processors */
37129ba616SKumar Gala #define CONFIG_NUM_CPUS		2	/* Number of CPUs in the system */
38129ba616SKumar Gala 
39129ba616SKumar Gala #define CONFIG_PCI		1	/* Enable PCI/PCIE */
40129ba616SKumar Gala #define CONFIG_PCIE1		1	/* PCIE controler 1 (slot 1) */
41129ba616SKumar Gala #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot 2) */
42129ba616SKumar Gala #define CONFIG_PCIE3		1	/* PCIE controler 3 (ULI bridge) */
43129ba616SKumar Gala #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
44129ba616SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
450151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
46129ba616SKumar Gala 
47129ba616SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
48129ba616SKumar Gala 
49129ba616SKumar Gala #define CONFIG_TSEC_ENET		/* tsec ethernet support */
50129ba616SKumar Gala #define CONFIG_ENV_OVERWRITE
51129ba616SKumar Gala 
52129ba616SKumar Gala /*
53129ba616SKumar Gala  * When initializing flash, if we cannot find the manufacturer ID,
54129ba616SKumar Gala  * assume this is the AMD flash associated with the CDS board.
55129ba616SKumar Gala  * This allows booting from a promjet.
56129ba616SKumar Gala  */
57129ba616SKumar Gala #define CONFIG_ASSUME_AMD_FLASH
58129ba616SKumar Gala 
59129ba616SKumar Gala #ifndef __ASSEMBLY__
60129ba616SKumar Gala extern unsigned long get_board_sys_clk(unsigned long dummy);
61129ba616SKumar Gala extern unsigned long get_board_ddr_clk(unsigned long dummy);
62129ba616SKumar Gala #endif
63129ba616SKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC85xx */
64129ba616SKumar Gala #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk(0) /* ddrclk for MPC85xx */
654ca06607SHaiying Wang #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
66129ba616SKumar Gala #define CONFIG_GET_CLK_FROM_ICS307	  /* decode sysclk and ddrclk freq
67129ba616SKumar Gala 					     from ICS307 instead of switches */
68129ba616SKumar Gala 
69129ba616SKumar Gala /*
70129ba616SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
71129ba616SKumar Gala  */
72129ba616SKumar Gala #define CONFIG_L2_CACHE			/* toggle L2 cache */
73129ba616SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
74129ba616SKumar Gala 
75129ba616SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS	1
76129ba616SKumar Gala 
776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest works on */
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x7fffffff
79129ba616SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
80129ba616SKumar Gala 
81129ba616SKumar Gala /*
82129ba616SKumar Gala  * Base addresses -- Note these are effective addresses where the
83129ba616SKumar Gala  * actual resources get mapped (not physical addresses)
84129ba616SKumar Gala  */
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
89129ba616SKumar Gala 
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_ADDR		(CONFIG_SYS_CCSRBAR+0x8000)
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_ADDR		(CONFIG_SYS_CCSRBAR+0x9000)
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_ADDR		(CONFIG_SYS_CCSRBAR+0xa000)
93129ba616SKumar Gala 
94129ba616SKumar Gala /* DDR Setup */
95b5f65dfaSHaiying Wang #define CONFIG_SYS_DDR_TLB_START 9
96129ba616SKumar Gala #define CONFIG_FSL_DDR2
97129ba616SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
98129ba616SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
99129ba616SKumar Gala #define CONFIG_DDR_SPD
100129ba616SKumar Gala #undef CONFIG_DDR_DLL
101129ba616SKumar Gala 
1029b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
103129ba616SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
104129ba616SKumar Gala 
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
107129ba616SKumar Gala 
108129ba616SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	2
109129ba616SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
110129ba616SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
111129ba616SKumar Gala 
112129ba616SKumar Gala /* I2C addresses of SPD EEPROMs */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM		1	/* SPD EEPROMS locate on I2C bus 1 */
114129ba616SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
115129ba616SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 1 DIMM 0 */
116129ba616SKumar Gala 
117129ba616SKumar Gala /* These are used when DDR doesn't use SPD.  */
118dc889e86SDave Liu #define CONFIG_SYS_SDRAM_SIZE		512		/* DDR is 512MB */
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS		0x0000001F
120dc889e86SDave Liu #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */
121dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_3		0x00020000
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0		0x00260802
123dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_1		0x626b2634
124dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_2		0x062874cf
125dc889e86SDave Liu #define CONFIG_SYS_DDR_MODE_1		0x00440462
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
127dc889e86SDave Liu #define CONFIG_SYS_DDR_INTERVAL		0x0c300100
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
129dc889e86SDave Liu #define CONFIG_SYS_DDR_CLK_CTRL		0x00800000
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL		0x00000000
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
132dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL		0xc3000008	/* Type = DDR2 */
133dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL2		0x24400000
134129ba616SKumar Gala 
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN	0x0000000d
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE		0x00010000
138129ba616SKumar Gala 
139129ba616SKumar Gala /*
140129ba616SKumar Gala  * Make sure required options are set
141129ba616SKumar Gala  */
142129ba616SKumar Gala #ifndef CONFIG_SPD_EEPROM
143129ba616SKumar Gala #error ("CONFIG_SPD_EEPROM is required")
144129ba616SKumar Gala #endif
145129ba616SKumar Gala 
146129ba616SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ
147129ba616SKumar Gala 
148129ba616SKumar Gala /*
149129ba616SKumar Gala  * Memory map
150129ba616SKumar Gala  *
151129ba616SKumar Gala  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
152129ba616SKumar Gala  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
153129ba616SKumar Gala  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
154129ba616SKumar Gala  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
155129ba616SKumar Gala  *
156129ba616SKumar Gala  * Localbus cacheable (TBD)
157129ba616SKumar Gala  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
158129ba616SKumar Gala  *
159129ba616SKumar Gala  * Localbus non-cacheable
160129ba616SKumar Gala  * 0xe000_0000	0xe80f_ffff	Promjet/free		128M non-cacheable
161129ba616SKumar Gala  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
162c013b749SHaiying Wang  * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
163129ba616SKumar Gala  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
164129ba616SKumar Gala  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
165129ba616SKumar Gala  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
166129ba616SKumar Gala  */
167129ba616SKumar Gala 
168129ba616SKumar Gala /*
169129ba616SKumar Gala  * Local Bus Definitions
170129ba616SKumar Gala  */
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* start of FLASH 128M */
172c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
173129ba616SKumar Gala 
174c953ddfdSKumar Gala #define CONFIG_SYS_BR0_PRELIM  (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM	0xf8000ff7
176129ba616SKumar Gala 
177c953ddfdSKumar Gala #define CONFIG_SYS_BR1_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
179129ba616SKumar Gala 
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE + 0x8000000, CONFIG_SYS_FLASH_BASE}
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST
182129ba616SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
183129ba616SKumar Gala 
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
189129ba616SKumar Gala 
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */
191129ba616SKumar Gala 
192129ba616SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
196129ba616SKumar Gala 
197129ba616SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
198129ba616SKumar Gala 
199129ba616SKumar Gala #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
200129ba616SKumar Gala #define PIXIS_BASE	0xffdf0000	/* PIXIS registers */
20152b565f5SKumar Gala #define PIXIS_BASE_PHYS	PIXIS_BASE
202129ba616SKumar Gala 
20352b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xffffeff7	/* 32KB but only 4k mapped */
205129ba616SKumar Gala 
206129ba616SKumar Gala #define PIXIS_ID		0x0	/* Board ID at offset 0 */
207129ba616SKumar Gala #define PIXIS_VER		0x1	/* Board version at offset 1 */
208129ba616SKumar Gala #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
209129ba616SKumar Gala #define PIXIS_CSR   		0x3	/* PIXIS General control/status register */
210129ba616SKumar Gala #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
211129ba616SKumar Gala #define PIXIS_PWR		0x5	/* PIXIS Power status register */
212129ba616SKumar Gala #define PIXIS_AUX		0x6	/* Auxiliary 1 register */
213129ba616SKumar Gala #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
214129ba616SKumar Gala #define PIXIS_AUX2		0x8	/* Auxiliary 2 register */
215129ba616SKumar Gala #define PIXIS_VCTL		0x10	/* VELA Control Register */
216129ba616SKumar Gala #define PIXIS_VSTAT		0x11	/* VELA Status Register */
217129ba616SKumar Gala #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
218129ba616SKumar Gala #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
219129ba616SKumar Gala #define PIXIS_VCORE0	 	0x14	/* VELA VCORE0 Register */
220129ba616SKumar Gala #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
221129ba616SKumar Gala #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
222129ba616SKumar Gala #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
223129ba616SKumar Gala #define PIXIS_VSPEED2		0x19	/* VELA VSpeed 2 */
224129ba616SKumar Gala #define PIXIS_VSYSCLK0		0x1C	/* VELA SYSCLK0 Register */
225129ba616SKumar Gala #define PIXIS_VSYSCLK1		0x1D	/* VELA SYSCLK1 Register */
226129ba616SKumar Gala #define PIXIS_VSYSCLK2		0x1E	/* VELA SYSCLK2 Register */
227129ba616SKumar Gala #define PIXIS_VDDRCLK0		0x1F	/* VELA DDRCLK0 Register */
228129ba616SKumar Gala #define PIXIS_VDDRCLK1		0x20	/* VELA DDRCLK1 Register */
229129ba616SKumar Gala #define PIXIS_VDDRCLK2		0x21	/* VELA DDRCLK2 Register */
230129ba616SKumar Gala #define PIXIS_VWATCH		0x24    /* Watchdog Register */
231129ba616SKumar Gala #define PIXIS_LED		0x25    /* LED Register */
232129ba616SKumar Gala 
233129ba616SKumar Gala /* old pixis referenced names */
234129ba616SKumar Gala #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
235129ba616SKumar Gala #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0xc0
2377e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC1SER	0x8
2387e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC2SER	0x4
2397e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC3SER	0x2
2407e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC4SER	0x1
2417e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC1SER	0x20
2427e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC2SER	0x20
2437e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC3SER	0x20
2447e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC4SER	0x20
2457e183cadSLiu Yu #define PIXIS_VSPEED2_MASK	(PIXIS_VSPEED2_TSEC1SER \
2467e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC2SER \
2477e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC3SER \
2487e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC4SER)
2497e183cadSLiu Yu #define PIXIS_VCFGEN1_MASK	(PIXIS_VCFGEN1_TSEC1SER \
2507e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC2SER \
2517e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC3SER \
2527e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC4SER)
253129ba616SKumar Gala 
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x00004000	/* End of used area in RAM */
257129ba616SKumar Gala 
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128	/* num bytes initial data */
2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
261129ba616SKumar Gala 
2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
264129ba616SKumar Gala 
265c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE		0xffa00000
266c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
267c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_LIST     { CONFIG_SYS_NAND_BASE,\
268c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0x40000, \
269c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0x80000,\
270c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0xC0000}
271c013b749SHaiying Wang #define CONFIG_SYS_MAX_NAND_DEVICE    4
272c013b749SHaiying Wang #define CONFIG_MTD_NAND_VERIFY_WRITE
273c013b749SHaiying Wang #define CONFIG_CMD_NAND		1
274c013b749SHaiying Wang #define CONFIG_NAND_FSL_ELBC	1
275c013b749SHaiying Wang #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
276c013b749SHaiying Wang 
277c013b749SHaiying Wang /* NAND flash config */
278c013b749SHaiying Wang #define CONFIG_NAND_BR_PRELIM  (CONFIG_SYS_NAND_BASE_PHYS \
279c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
280c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
281c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
282c013b749SHaiying Wang 			       | BR_V)		       /* valid */
283c013b749SHaiying Wang #define CONFIG_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
284c013b749SHaiying Wang 			       | OR_FCM_PGS	       /* Large Page*/ \
285c013b749SHaiying Wang 			       | OR_FCM_CSCT \
286c013b749SHaiying Wang 			       | OR_FCM_CST \
287c013b749SHaiying Wang 			       | OR_FCM_CHT \
288c013b749SHaiying Wang 			       | OR_FCM_SCY_1 \
289c013b749SHaiying Wang 			       | OR_FCM_TRLX \
290c013b749SHaiying Wang 			       | OR_FCM_EHTR)
291c013b749SHaiying Wang 
292c013b749SHaiying Wang #define CONFIG_SYS_BR2_PRELIM  CONFIG_NAND_BR_PRELIM  /* NAND Base Address */
293c013b749SHaiying Wang #define CONFIG_SYS_OR2_PRELIM  CONFIG_NAND_OR_PRELIM  /* NAND Options */
294c013b749SHaiying Wang 
295c013b749SHaiying Wang #define CONFIG_SYS_BR4_PRELIM  ((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)\
296c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
297c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
298c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
299c013b749SHaiying Wang 			       | BR_V)		       /* valid */
300c013b749SHaiying Wang #define CONFIG_SYS_OR4_PRELIM  CONFIG_NAND_OR_PRELIM	 /* NAND Options */
301c013b749SHaiying Wang #define CONFIG_SYS_BR5_PRELIM  ((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
302c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
303c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
304c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
305c013b749SHaiying Wang 			       | BR_V)		       /* valid */
306c013b749SHaiying Wang #define CONFIG_SYS_OR5_PRELIM  CONFIG_NAND_OR_PRELIM	 /* NAND Options */
307c013b749SHaiying Wang 
308c013b749SHaiying Wang #define CONFIG_SYS_BR6_PRELIM  ((CONFIG_SYS_NAND_BASE_PHYS + 0xC0000)\
309c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
310c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
311c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
312c013b749SHaiying Wang 			       | BR_V)		       /* valid */
313c013b749SHaiying Wang #define CONFIG_SYS_OR6_PRELIM  CONFIG_NAND_OR_PRELIM	 /* NAND Options */
314c013b749SHaiying Wang 
315c013b749SHaiying Wang 
316129ba616SKumar Gala /* Serial Port - controlled on board with jumper J8
317129ba616SKumar Gala  * open - index 2
318129ba616SKumar Gala  * shorted - index 1
319129ba616SKumar Gala  */
320129ba616SKumar Gala #define CONFIG_CONS_INDEX	1
321129ba616SKumar Gala #undef	CONFIG_SERIAL_SOFTWARE_FIFO
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
326129ba616SKumar Gala 
3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	\
328129ba616SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
329129ba616SKumar Gala 
3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
332129ba616SKumar Gala 
333129ba616SKumar Gala /* Use the HUSH parser */
3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
337129ba616SKumar Gala #endif
338129ba616SKumar Gala 
339129ba616SKumar Gala /*
340129ba616SKumar Gala  * Pass open firmware flat tree
341129ba616SKumar Gala  */
342129ba616SKumar Gala #define CONFIG_OF_LIBFDT		1
343129ba616SKumar Gala #define CONFIG_OF_BOARD_SETUP		1
344129ba616SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
345129ba616SKumar Gala 
3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF	1
3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL	1
348129ba616SKumar Gala 
349129ba616SKumar Gala /* new uImage format support */
350129ba616SKumar Gala #define CONFIG_FIT		1
351129ba616SKumar Gala #define CONFIG_FIT_VERBOSE	1 /* enable fit_format_{error,warning}() */
352129ba616SKumar Gala 
353129ba616SKumar Gala /* I2C */
354129ba616SKumar Gala #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
355129ba616SKumar Gala #define CONFIG_HARD_I2C		/* I2C with hardware support */
356129ba616SKumar Gala #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
3571f3ba317SHaiying Wang #define CONFIG_I2C_MULTI_BUS
3581f3ba317SHaiying Wang #define CONFIG_I2C_CMD_TREE
3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{{0,0x29}}/* Don't probe these addrs */
3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET		0x3100
365129ba616SKumar Gala 
366129ba616SKumar Gala /*
367445a7b38SHaiying Wang  * I2C2 EEPROM
368445a7b38SHaiying Wang  */
369445a7b38SHaiying Wang #define CONFIG_ID_EEPROM
370445a7b38SHaiying Wang #ifdef CONFIG_ID_EEPROM
3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
372445a7b38SHaiying Wang #endif
3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM	1
376445a7b38SHaiying Wang 
377445a7b38SHaiying Wang /*
378129ba616SKumar Gala  * General PCI
379129ba616SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
380129ba616SKumar Gala  */
381129ba616SKumar Gala 
382129ba616SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */
383*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
38410795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
385*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
3875f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS	0x00000000
3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
390129ba616SKumar Gala 
391129ba616SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */
392*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
39310795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
394*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
3956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
3965f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS	0x00000000
3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
3986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
399129ba616SKumar Gala 
400129ba616SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */
401*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
40210795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
403*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
4055f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
4066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
4076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
408129ba616SKumar Gala 
409129ba616SKumar Gala #if defined(CONFIG_PCI)
410129ba616SKumar Gala 
411129ba616SKumar Gala /*PCIE video card used*/
4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_PHYS
413129ba616SKumar Gala 
414129ba616SKumar Gala /* video */
415129ba616SKumar Gala #define CONFIG_VIDEO
416129ba616SKumar Gala 
417129ba616SKumar Gala #if defined(CONFIG_VIDEO)
418129ba616SKumar Gala #define CONFIG_BIOSEMU
419129ba616SKumar Gala #define CONFIG_CFB_CONSOLE
420129ba616SKumar Gala #define CONFIG_VIDEO_SW_CURSOR
421129ba616SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE
422129ba616SKumar Gala #define CONFIG_ATI_RADEON_FB
423129ba616SKumar Gala #define CONFIG_VIDEO_LOGO
424129ba616SKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/
4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
426129ba616SKumar Gala #endif
427129ba616SKumar Gala 
428129ba616SKumar Gala #define CONFIG_NET_MULTI
429129ba616SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
430129ba616SKumar Gala 
431129ba616SKumar Gala #undef CONFIG_EEPRO100
432129ba616SKumar Gala #undef CONFIG_TULIP
433129ba616SKumar Gala #undef CONFIG_RTL8139
434129ba616SKumar Gala 
435129ba616SKumar Gala #ifdef CONFIG_RTL8139
436129ba616SKumar Gala /* This macro is used by RTL8139 but not defined in PPC architecture */
437129ba616SKumar Gala #define KSEG1ADDR(x)		(x)
438129ba616SKumar Gala #define _IO_BASE	0x00000000
439129ba616SKumar Gala #endif
440129ba616SKumar Gala 
441129ba616SKumar Gala #ifndef CONFIG_PCI_PNP
4425f91ef6aSKumar Gala 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCIE3_IO_BUS
4435f91ef6aSKumar Gala 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCIE3_IO_BUS
444129ba616SKumar Gala 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
445129ba616SKumar Gala #endif
446129ba616SKumar Gala 
447129ba616SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
448129ba616SKumar Gala #define CONFIG_DOS_PARTITION
449129ba616SKumar Gala #define CONFIG_SCSI_AHCI
450129ba616SKumar Gala 
451129ba616SKumar Gala #ifdef CONFIG_SCSI_AHCI
452129ba616SKumar Gala #define CONFIG_SATA_ULI5288
4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
457129ba616SKumar Gala #endif /* SCSI */
458129ba616SKumar Gala 
459129ba616SKumar Gala #endif	/* CONFIG_PCI */
460129ba616SKumar Gala 
461129ba616SKumar Gala 
462129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET)
463129ba616SKumar Gala 
464129ba616SKumar Gala #ifndef CONFIG_NET_MULTI
465129ba616SKumar Gala #define CONFIG_NET_MULTI	1
466129ba616SKumar Gala #endif
467129ba616SKumar Gala 
468129ba616SKumar Gala #define CONFIG_MII		1	/* MII PHY management */
469129ba616SKumar Gala #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
470129ba616SKumar Gala #define CONFIG_TSEC1	1
471129ba616SKumar Gala #define CONFIG_TSEC1_NAME	"eTSEC1"
472129ba616SKumar Gala #define CONFIG_TSEC2	1
473129ba616SKumar Gala #define CONFIG_TSEC2_NAME	"eTSEC2"
474129ba616SKumar Gala #define CONFIG_TSEC3	1
475129ba616SKumar Gala #define CONFIG_TSEC3_NAME	"eTSEC3"
476129ba616SKumar Gala #define CONFIG_TSEC4	1
477129ba616SKumar Gala #define CONFIG_TSEC4_NAME	"eTSEC4"
478129ba616SKumar Gala 
4797e183cadSLiu Yu #define CONFIG_PIXIS_SGMII_CMD
4807e183cadSLiu Yu #define CONFIG_FSL_SGMII_RISER	1
4817e183cadSLiu Yu #define SGMII_RISER_PHY_OFFSET	0x1c
4827e183cadSLiu Yu 
4837e183cadSLiu Yu #ifdef CONFIG_FSL_SGMII_RISER
4847e183cadSLiu Yu #define CONFIG_SYS_TBIPA_VALUE		0x10 /* avoid conflict with eTSEC4 paddr */
4857e183cadSLiu Yu #endif
4867e183cadSLiu Yu 
487129ba616SKumar Gala #define TSEC1_PHY_ADDR		0
488129ba616SKumar Gala #define TSEC2_PHY_ADDR		1
489129ba616SKumar Gala #define TSEC3_PHY_ADDR		2
490129ba616SKumar Gala #define TSEC4_PHY_ADDR		3
491129ba616SKumar Gala 
492129ba616SKumar Gala #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
493129ba616SKumar Gala #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
494129ba616SKumar Gala #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
495129ba616SKumar Gala #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
496129ba616SKumar Gala 
497129ba616SKumar Gala #define TSEC1_PHYIDX		0
498129ba616SKumar Gala #define TSEC2_PHYIDX		0
499129ba616SKumar Gala #define TSEC3_PHYIDX		0
500129ba616SKumar Gala #define TSEC4_PHYIDX		0
501129ba616SKumar Gala 
502129ba616SKumar Gala #define CONFIG_ETHPRIME		"eTSEC1"
503129ba616SKumar Gala 
504129ba616SKumar Gala #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
505129ba616SKumar Gala #endif	/* CONFIG_TSEC_ENET */
506129ba616SKumar Gala 
507129ba616SKumar Gala /*
508129ba616SKumar Gala  * Environment
509129ba616SKumar Gala  */
5105a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
5120e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		0xfff80000
513129ba616SKumar Gala #else
5146fc110bdSHaiying Wang #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
515129ba616SKumar Gala #endif
5160e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
5170e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
518129ba616SKumar Gala 
519129ba616SKumar Gala #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
521129ba616SKumar Gala 
522129ba616SKumar Gala /*
523129ba616SKumar Gala  * Command line configuration.
524129ba616SKumar Gala  */
525129ba616SKumar Gala #include <config_cmd_default.h>
526129ba616SKumar Gala 
527129ba616SKumar Gala #define CONFIG_CMD_IRQ
528129ba616SKumar Gala #define CONFIG_CMD_PING
529129ba616SKumar Gala #define CONFIG_CMD_I2C
530129ba616SKumar Gala #define CONFIG_CMD_MII
531129ba616SKumar Gala #define CONFIG_CMD_ELF
5321c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
5331c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
534129ba616SKumar Gala 
535129ba616SKumar Gala #if defined(CONFIG_PCI)
536129ba616SKumar Gala #define CONFIG_CMD_PCI
537129ba616SKumar Gala #define CONFIG_CMD_BEDBUG
538129ba616SKumar Gala #define CONFIG_CMD_NET
539129ba616SKumar Gala #define CONFIG_CMD_SCSI
540129ba616SKumar Gala #define CONFIG_CMD_EXT2
541129ba616SKumar Gala #endif
542129ba616SKumar Gala 
543129ba616SKumar Gala #undef CONFIG_WATCHDOG			/* watchdog disabled */
544129ba616SKumar Gala 
545129ba616SKumar Gala /*
546129ba616SKumar Gala  * Miscellaneous configurable options
547129ba616SKumar Gala  */
5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
549129ba616SKumar Gala #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
5506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
5516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
552129ba616SKumar Gala #if defined(CONFIG_CMD_KGDB)
5536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
554129ba616SKumar Gala #else
5556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
556129ba616SKumar Gala #endif
5576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
5586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
5596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
5606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
561129ba616SKumar Gala 
562129ba616SKumar Gala /*
563129ba616SKumar Gala  * For booting Linux, the board info and command line data
564129ba616SKumar Gala  * have to be in the first 8 MB of memory, since this is
565129ba616SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
566129ba616SKumar Gala  */
5676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
568129ba616SKumar Gala 
569129ba616SKumar Gala /*
570129ba616SKumar Gala  * Internal Definitions
571129ba616SKumar Gala  *
572129ba616SKumar Gala  * Boot Flags
573129ba616SKumar Gala  */
574129ba616SKumar Gala #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
575129ba616SKumar Gala #define BOOTFLAG_WARM	0x02		/* Software reboot */
576129ba616SKumar Gala 
577129ba616SKumar Gala #if defined(CONFIG_CMD_KGDB)
578129ba616SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
579129ba616SKumar Gala #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
580129ba616SKumar Gala #endif
581129ba616SKumar Gala 
582129ba616SKumar Gala /*
583129ba616SKumar Gala  * Environment Configuration
584129ba616SKumar Gala  */
585129ba616SKumar Gala 
586129ba616SKumar Gala /* The mac addresses for all ethernet interface */
587129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET)
588129ba616SKumar Gala #define CONFIG_HAS_ETH0
589129ba616SKumar Gala #define CONFIG_ETHADDR	00:E0:0C:02:00:FD
590129ba616SKumar Gala #define CONFIG_HAS_ETH1
591129ba616SKumar Gala #define CONFIG_ETH1ADDR	00:E0:0C:02:01:FD
592129ba616SKumar Gala #define CONFIG_HAS_ETH2
593129ba616SKumar Gala #define CONFIG_ETH2ADDR	00:E0:0C:02:02:FD
594129ba616SKumar Gala #define CONFIG_HAS_ETH3
595129ba616SKumar Gala #define CONFIG_ETH3ADDR	00:E0:0C:02:03:FD
596129ba616SKumar Gala #endif
597129ba616SKumar Gala 
598129ba616SKumar Gala #define CONFIG_IPADDR		192.168.1.254
599129ba616SKumar Gala 
600129ba616SKumar Gala #define CONFIG_HOSTNAME		unknown
601129ba616SKumar Gala #define CONFIG_ROOTPATH		/opt/nfsroot
602129ba616SKumar Gala #define CONFIG_BOOTFILE		uImage
603129ba616SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
604129ba616SKumar Gala 
605129ba616SKumar Gala #define CONFIG_SERVERIP		192.168.1.1
606129ba616SKumar Gala #define CONFIG_GATEWAYIP	192.168.1.1
607129ba616SKumar Gala #define CONFIG_NETMASK		255.255.255.0
608129ba616SKumar Gala 
609129ba616SKumar Gala /* default location for tftp and bootm */
610129ba616SKumar Gala #define CONFIG_LOADADDR		1000000
611129ba616SKumar Gala 
612129ba616SKumar Gala #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
613129ba616SKumar Gala #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
614129ba616SKumar Gala 
615129ba616SKumar Gala #define CONFIG_BAUDRATE	115200
616129ba616SKumar Gala 
617129ba616SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
6184ca06607SHaiying Wang  "memctl_intlv_ctl=2\0"						\
619129ba616SKumar Gala  "netdev=eth0\0"						\
620129ba616SKumar Gala  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
621129ba616SKumar Gala  "tftpflash=tftpboot $loadaddr $uboot; "			\
622129ba616SKumar Gala 	"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
623129ba616SKumar Gala 	"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
624129ba616SKumar Gala 	"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
625129ba616SKumar Gala 	"protect on " MK_STR(TEXT_BASE) " +$filesize; "		\
626129ba616SKumar Gala 	"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
627129ba616SKumar Gala  "consoledev=ttyS0\0"				\
628129ba616SKumar Gala  "ramdiskaddr=2000000\0"			\
629129ba616SKumar Gala  "ramdiskfile=8572ds/ramdisk.uboot\0"		\
630129ba616SKumar Gala  "fdtaddr=c00000\0"				\
631129ba616SKumar Gala  "fdtfile=8572ds/mpc8572ds.dtb\0"		\
632129ba616SKumar Gala  "bdev=sda3\0"
633129ba616SKumar Gala 
634129ba616SKumar Gala #define CONFIG_HDBOOT				\
635129ba616SKumar Gala  "setenv bootargs root=/dev/$bdev rw "		\
636129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
637129ba616SKumar Gala  "tftp $loadaddr $bootfile;"			\
638129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"			\
639129ba616SKumar Gala  "bootm $loadaddr - $fdtaddr"
640129ba616SKumar Gala 
641129ba616SKumar Gala #define CONFIG_NFSBOOTCOMMAND		\
642129ba616SKumar Gala  "setenv bootargs root=/dev/nfs rw "	\
643129ba616SKumar Gala  "nfsroot=$serverip:$rootpath "		\
644129ba616SKumar Gala  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
645129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
646129ba616SKumar Gala  "tftp $loadaddr $bootfile;"		\
647129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
648129ba616SKumar Gala  "bootm $loadaddr - $fdtaddr"
649129ba616SKumar Gala 
650129ba616SKumar Gala #define CONFIG_RAMBOOTCOMMAND		\
651129ba616SKumar Gala  "setenv bootargs root=/dev/ram rw "	\
652129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
653129ba616SKumar Gala  "tftp $ramdiskaddr $ramdiskfile;"	\
654129ba616SKumar Gala  "tftp $loadaddr $bootfile;"		\
655129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
656129ba616SKumar Gala  "bootm $loadaddr $ramdiskaddr $fdtaddr"
657129ba616SKumar Gala 
658129ba616SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
659129ba616SKumar Gala 
660129ba616SKumar Gala #endif	/* __CONFIG_H */
661