xref: /openbmc/u-boot/include/configs/MPC8572DS.h (revision 553f0982)
1129ba616SKumar Gala /*
2509c4c4cSKumar Gala  * Copyright 2007-2008,2010 Freescale Semiconductor, Inc.
3129ba616SKumar Gala  *
4129ba616SKumar Gala  * See file CREDITS for list of people who contributed to this
5129ba616SKumar Gala  * project.
6129ba616SKumar Gala  *
7129ba616SKumar Gala  * This program is free software; you can redistribute it and/or
8129ba616SKumar Gala  * modify it under the terms of the GNU General Public License as
9129ba616SKumar Gala  * published by the Free Software Foundation; either version 2 of
10129ba616SKumar Gala  * the License, or (at your option) any later version.
11129ba616SKumar Gala  *
12129ba616SKumar Gala  * This program is distributed in the hope that it will be useful,
13129ba616SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14129ba616SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15129ba616SKumar Gala  * GNU General Public License for more details.
16129ba616SKumar Gala  *
17129ba616SKumar Gala  * You should have received a copy of the GNU General Public License
18129ba616SKumar Gala  * along with this program; if not, write to the Free Software
19129ba616SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20129ba616SKumar Gala  * MA 02111-1307 USA
21129ba616SKumar Gala  */
22129ba616SKumar Gala 
23129ba616SKumar Gala /*
24129ba616SKumar Gala  * mpc8572ds board configuration file
25129ba616SKumar Gala  *
26129ba616SKumar Gala  */
27129ba616SKumar Gala #ifndef __CONFIG_H
28129ba616SKumar Gala #define __CONFIG_H
29129ba616SKumar Gala 
30509c4c4cSKumar Gala #include "../board/freescale/common/ics307_clk.h"
31509c4c4cSKumar Gala 
32d24f2d32SWolfgang Denk #ifdef CONFIG_36BIT
33f9edcc10SKumar Gala #define CONFIG_PHYS_64BIT
34f9edcc10SKumar Gala #endif
35f9edcc10SKumar Gala 
36129ba616SKumar Gala /* High Level Configuration Options */
37129ba616SKumar Gala #define CONFIG_BOOKE		1	/* BOOKE */
38129ba616SKumar Gala #define CONFIG_E500		1	/* BOOKE e500 family */
39129ba616SKumar Gala #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
40129ba616SKumar Gala #define CONFIG_MPC8572		1
41129ba616SKumar Gala #define CONFIG_MPC8572DS	1
42129ba616SKumar Gala #define CONFIG_MP		1	/* support multiple processors */
43129ba616SKumar Gala 
442ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
452ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xeff80000
462ae18241SWolfgang Denk #endif
472ae18241SWolfgang Denk 
48c51fc5d5SKumar Gala #define CONFIG_FSL_ELBC		1	/* Has Enhanced localbus controller */
49129ba616SKumar Gala #define CONFIG_PCI		1	/* Enable PCI/PCIE */
50129ba616SKumar Gala #define CONFIG_PCIE1		1	/* PCIE controler 1 (slot 1) */
51129ba616SKumar Gala #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot 2) */
52129ba616SKumar Gala #define CONFIG_PCIE3		1	/* PCIE controler 3 (ULI bridge) */
53129ba616SKumar Gala #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
54129ba616SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
550151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
56129ba616SKumar Gala 
57129ba616SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
58129ba616SKumar Gala 
59129ba616SKumar Gala #define CONFIG_TSEC_ENET		/* tsec ethernet support */
60129ba616SKumar Gala #define CONFIG_ENV_OVERWRITE
61129ba616SKumar Gala 
62509c4c4cSKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
63509c4c4cSKumar Gala #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk() /* ddrclk for MPC85xx */
644ca06607SHaiying Wang #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
65129ba616SKumar Gala 
66129ba616SKumar Gala /*
67129ba616SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
68129ba616SKumar Gala  */
69129ba616SKumar Gala #define CONFIG_L2_CACHE			/* toggle L2 cache */
70129ba616SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
71129ba616SKumar Gala 
72129ba616SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS	1
73129ba616SKumar Gala 
7418af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
7518af1c5fSKumar Gala #define CONFIG_ADDR_MAP			1
7618af1c5fSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
7718af1c5fSKumar Gala #endif
7818af1c5fSKumar Gala 
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest works on */
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x7fffffff
81129ba616SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
82129ba616SKumar Gala 
83129ba616SKumar Gala /*
84129ba616SKumar Gala  * Base addresses -- Note these are effective addresses where the
85129ba616SKumar Gala  * actual resources get mapped (not physical addresses)
86129ba616SKumar Gala  */
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
8918af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
9018af1c5fSKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS		0xfffe00000ull	/* physical addr of CCSRBAR */
9118af1c5fSKumar Gala #else
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
9318af1c5fSKumar Gala #endif
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
95129ba616SKumar Gala 
96129ba616SKumar Gala /* DDR Setup */
97f8523cb0SKumar Gala #define CONFIG_VERY_BIG_RAM
98129ba616SKumar Gala #define CONFIG_FSL_DDR2
99129ba616SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
100129ba616SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
101129ba616SKumar Gala #define CONFIG_DDR_SPD
102129ba616SKumar Gala #undef CONFIG_DDR_DLL
103129ba616SKumar Gala 
1049b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
105129ba616SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
106129ba616SKumar Gala 
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
109129ba616SKumar Gala 
110129ba616SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	2
111129ba616SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
112129ba616SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
113129ba616SKumar Gala 
114129ba616SKumar Gala /* I2C addresses of SPD EEPROMs */
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM		1	/* SPD EEPROMS locate on I2C bus 1 */
116129ba616SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
117129ba616SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 1 DIMM 0 */
118129ba616SKumar Gala 
119129ba616SKumar Gala /* These are used when DDR doesn't use SPD.  */
120dc889e86SDave Liu #define CONFIG_SYS_SDRAM_SIZE		512		/* DDR is 512MB */
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS		0x0000001F
122dc889e86SDave Liu #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */
123dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_3		0x00020000
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0		0x00260802
125dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_1		0x626b2634
126dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_2		0x062874cf
127dc889e86SDave Liu #define CONFIG_SYS_DDR_MODE_1		0x00440462
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
129dc889e86SDave Liu #define CONFIG_SYS_DDR_INTERVAL		0x0c300100
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
131dc889e86SDave Liu #define CONFIG_SYS_DDR_CLK_CTRL		0x00800000
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL		0x00000000
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
134dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL		0xc3000008	/* Type = DDR2 */
135dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL2		0x24400000
136129ba616SKumar Gala 
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN	0x0000000d
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE		0x00010000
140129ba616SKumar Gala 
141129ba616SKumar Gala /*
142129ba616SKumar Gala  * Make sure required options are set
143129ba616SKumar Gala  */
144129ba616SKumar Gala #ifndef CONFIG_SPD_EEPROM
145129ba616SKumar Gala #error ("CONFIG_SPD_EEPROM is required")
146129ba616SKumar Gala #endif
147129ba616SKumar Gala 
148129ba616SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ
149129ba616SKumar Gala 
150129ba616SKumar Gala /*
151129ba616SKumar Gala  * Memory map
152129ba616SKumar Gala  *
153129ba616SKumar Gala  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
154129ba616SKumar Gala  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
155129ba616SKumar Gala  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
156129ba616SKumar Gala  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
157129ba616SKumar Gala  *
158129ba616SKumar Gala  * Localbus cacheable (TBD)
159129ba616SKumar Gala  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
160129ba616SKumar Gala  *
161129ba616SKumar Gala  * Localbus non-cacheable
162129ba616SKumar Gala  * 0xe000_0000	0xe80f_ffff	Promjet/free		128M non-cacheable
163129ba616SKumar Gala  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
164c013b749SHaiying Wang  * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
165129ba616SKumar Gala  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
166129ba616SKumar Gala  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
167129ba616SKumar Gala  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
168129ba616SKumar Gala  */
169129ba616SKumar Gala 
170129ba616SKumar Gala /*
171129ba616SKumar Gala  * Local Bus Definitions
172129ba616SKumar Gala  */
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* start of FLASH 128M */
17418af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
17518af1c5fSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
17618af1c5fSKumar Gala #else
177c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
17818af1c5fSKumar Gala #endif
179129ba616SKumar Gala 
180c953ddfdSKumar Gala #define CONFIG_SYS_BR0_PRELIM  (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM	0xf8000ff7
182129ba616SKumar Gala 
183c953ddfdSKumar Gala #define CONFIG_SYS_BR1_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
185129ba616SKumar Gala 
18618af1c5fSKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST
188129ba616SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
189129ba616SKumar Gala 
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
195129ba616SKumar Gala 
19614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
197129ba616SKumar Gala 
198129ba616SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
202129ba616SKumar Gala 
203129ba616SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
204129ba616SKumar Gala 
205129ba616SKumar Gala #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
206129ba616SKumar Gala #define PIXIS_BASE	0xffdf0000	/* PIXIS registers */
20718af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
20818af1c5fSKumar Gala #define PIXIS_BASE_PHYS	0xfffdf0000ull
20918af1c5fSKumar Gala #else
21052b565f5SKumar Gala #define PIXIS_BASE_PHYS	PIXIS_BASE
21118af1c5fSKumar Gala #endif
212129ba616SKumar Gala 
21352b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xffffeff7	/* 32KB but only 4k mapped */
215129ba616SKumar Gala 
216129ba616SKumar Gala #define PIXIS_ID		0x0	/* Board ID at offset 0 */
217129ba616SKumar Gala #define PIXIS_VER		0x1	/* Board version at offset 1 */
218129ba616SKumar Gala #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
219129ba616SKumar Gala #define PIXIS_CSR   		0x3	/* PIXIS General control/status register */
220129ba616SKumar Gala #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
221129ba616SKumar Gala #define PIXIS_PWR		0x5	/* PIXIS Power status register */
222129ba616SKumar Gala #define PIXIS_AUX		0x6	/* Auxiliary 1 register */
223129ba616SKumar Gala #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
224129ba616SKumar Gala #define PIXIS_AUX2		0x8	/* Auxiliary 2 register */
225129ba616SKumar Gala #define PIXIS_VCTL		0x10	/* VELA Control Register */
226129ba616SKumar Gala #define PIXIS_VSTAT		0x11	/* VELA Status Register */
227129ba616SKumar Gala #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
228129ba616SKumar Gala #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
229129ba616SKumar Gala #define PIXIS_VCORE0	 	0x14	/* VELA VCORE0 Register */
230129ba616SKumar Gala #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
2316bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP	0xc0	/* VBOOT - CFG_LBMAP */
2326bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR0	0x00	/* cfg_lbmap - boot from NOR 0 */
2336bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_PJET	0x01	/* cfg_lbmap - boot from projet */
2346bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NAND	0x02	/* cfg_lbmap - boot from NAND */
2356bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR1	0x03	/* cfg_lbmap - boot from NOR 1 */
236129ba616SKumar Gala #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
237129ba616SKumar Gala #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
238129ba616SKumar Gala #define PIXIS_VSPEED2		0x19	/* VELA VSpeed 2 */
239129ba616SKumar Gala #define PIXIS_VSYSCLK0		0x1C	/* VELA SYSCLK0 Register */
240129ba616SKumar Gala #define PIXIS_VSYSCLK1		0x1D	/* VELA SYSCLK1 Register */
241129ba616SKumar Gala #define PIXIS_VSYSCLK2		0x1E	/* VELA SYSCLK2 Register */
242129ba616SKumar Gala #define PIXIS_VDDRCLK0		0x1F	/* VELA DDRCLK0 Register */
243129ba616SKumar Gala #define PIXIS_VDDRCLK1		0x20	/* VELA DDRCLK1 Register */
244129ba616SKumar Gala #define PIXIS_VDDRCLK2		0x21	/* VELA DDRCLK2 Register */
245129ba616SKumar Gala #define PIXIS_VWATCH		0x24    /* Watchdog Register */
246129ba616SKumar Gala #define PIXIS_LED		0x25    /* LED Register */
247129ba616SKumar Gala 
248129ba616SKumar Gala /* old pixis referenced names */
249129ba616SKumar Gala #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
250129ba616SKumar Gala #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0xc0
2527e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC1SER	0x8
2537e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC2SER	0x4
2547e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC3SER	0x2
2557e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC4SER	0x1
2567e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC1SER	0x20
2577e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC2SER	0x20
2587e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC3SER	0x20
2597e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC4SER	0x20
2607e183cadSLiu Yu #define PIXIS_VSPEED2_MASK	(PIXIS_VSPEED2_TSEC1SER \
2617e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC2SER \
2627e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC3SER \
2637e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC4SER)
2647e183cadSLiu Yu #define PIXIS_VCFGEN1_MASK	(PIXIS_VCFGEN1_TSEC1SER \
2657e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC2SER \
2667e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC3SER \
2677e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC4SER)
268129ba616SKumar Gala 
2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
271*553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000	/* Size of used area in RAM */
272129ba616SKumar Gala 
2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128	/* num bytes initial data */
274*553f0982SWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
276129ba616SKumar Gala 
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
279129ba616SKumar Gala 
280c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE		0xffa00000
28118af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
28218af1c5fSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
28318af1c5fSKumar Gala #else
284c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
28518af1c5fSKumar Gala #endif
286c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_LIST     { CONFIG_SYS_NAND_BASE,\
287c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0x40000, \
288c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0x80000,\
289c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0xC0000}
290c013b749SHaiying Wang #define CONFIG_SYS_MAX_NAND_DEVICE    4
291c013b749SHaiying Wang #define CONFIG_MTD_NAND_VERIFY_WRITE
292c013b749SHaiying Wang #define CONFIG_CMD_NAND		1
293c013b749SHaiying Wang #define CONFIG_NAND_FSL_ELBC	1
294c013b749SHaiying Wang #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
295c013b749SHaiying Wang 
296c013b749SHaiying Wang /* NAND flash config */
29772a9414aSKumar Gala #define CONFIG_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
298c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
299c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
300c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
301c013b749SHaiying Wang 			       | BR_V)		       /* valid */
302c013b749SHaiying Wang #define CONFIG_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
303c013b749SHaiying Wang 			       | OR_FCM_PGS	       /* Large Page*/ \
304c013b749SHaiying Wang 			       | OR_FCM_CSCT \
305c013b749SHaiying Wang 			       | OR_FCM_CST \
306c013b749SHaiying Wang 			       | OR_FCM_CHT \
307c013b749SHaiying Wang 			       | OR_FCM_SCY_1 \
308c013b749SHaiying Wang 			       | OR_FCM_TRLX \
309c013b749SHaiying Wang 			       | OR_FCM_EHTR)
310c013b749SHaiying Wang 
311c013b749SHaiying Wang #define CONFIG_SYS_BR2_PRELIM  CONFIG_NAND_BR_PRELIM  /* NAND Base Address */
312c013b749SHaiying Wang #define CONFIG_SYS_OR2_PRELIM  CONFIG_NAND_OR_PRELIM  /* NAND Options */
313c013b749SHaiying Wang 
31472a9414aSKumar Gala #define CONFIG_SYS_BR4_PRELIM  (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\
315c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
316c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
317c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
318c013b749SHaiying Wang 			       | BR_V)		       /* valid */
319c013b749SHaiying Wang #define CONFIG_SYS_OR4_PRELIM  CONFIG_NAND_OR_PRELIM	 /* NAND Options */
32072a9414aSKumar Gala #define CONFIG_SYS_BR5_PRELIM  (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\
321c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
322c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
323c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
324c013b749SHaiying Wang 			       | BR_V)		       /* valid */
325c013b749SHaiying Wang #define CONFIG_SYS_OR5_PRELIM  CONFIG_NAND_OR_PRELIM	 /* NAND Options */
326c013b749SHaiying Wang 
32772a9414aSKumar Gala #define CONFIG_SYS_BR6_PRELIM  (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\
328c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
329c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
330c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
331c013b749SHaiying Wang 			       | BR_V)		       /* valid */
332c013b749SHaiying Wang #define CONFIG_SYS_OR6_PRELIM  CONFIG_NAND_OR_PRELIM	 /* NAND Options */
333c013b749SHaiying Wang 
334c013b749SHaiying Wang 
335129ba616SKumar Gala /* Serial Port - controlled on board with jumper J8
336129ba616SKumar Gala  * open - index 2
337129ba616SKumar Gala  * shorted - index 1
338129ba616SKumar Gala  */
339129ba616SKumar Gala #define CONFIG_CONS_INDEX	1
3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
344129ba616SKumar Gala 
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	\
346129ba616SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
347129ba616SKumar Gala 
3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
350129ba616SKumar Gala 
351129ba616SKumar Gala /* Use the HUSH parser */
3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
355129ba616SKumar Gala #endif
356129ba616SKumar Gala 
357129ba616SKumar Gala /*
358129ba616SKumar Gala  * Pass open firmware flat tree
359129ba616SKumar Gala  */
360129ba616SKumar Gala #define CONFIG_OF_LIBFDT		1
361129ba616SKumar Gala #define CONFIG_OF_BOARD_SETUP		1
362129ba616SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
363129ba616SKumar Gala 
364129ba616SKumar Gala /* new uImage format support */
365129ba616SKumar Gala #define CONFIG_FIT		1
366129ba616SKumar Gala #define CONFIG_FIT_VERBOSE	1 /* enable fit_format_{error,warning}() */
367129ba616SKumar Gala 
368129ba616SKumar Gala /* I2C */
369129ba616SKumar Gala #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
370129ba616SKumar Gala #define CONFIG_HARD_I2C		/* I2C with hardware support */
371129ba616SKumar Gala #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
3721f3ba317SHaiying Wang #define CONFIG_I2C_MULTI_BUS
3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{{0,0x29}}/* Don't probe these addrs */
3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET		0x3100
379129ba616SKumar Gala 
380129ba616SKumar Gala /*
381445a7b38SHaiying Wang  * I2C2 EEPROM
382445a7b38SHaiying Wang  */
383445a7b38SHaiying Wang #define CONFIG_ID_EEPROM
384445a7b38SHaiying Wang #ifdef CONFIG_ID_EEPROM
3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
386445a7b38SHaiying Wang #endif
3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM	1
390445a7b38SHaiying Wang 
391445a7b38SHaiying Wang /*
392129ba616SKumar Gala  * General PCI
393129ba616SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
394129ba616SKumar Gala  */
395129ba616SKumar Gala 
396129ba616SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */
3975af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
39818af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
399156984a3SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
40018af1c5fSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc00000000ull
40118af1c5fSKumar Gala #else
402ad97dce1SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
4035af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
40418af1c5fSKumar Gala #endif
4056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
406aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
4075f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS	0x00000000
40818af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
40918af1c5fSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc00000ull
41018af1c5fSKumar Gala #else
4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
41218af1c5fSKumar Gala #endif
4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
414129ba616SKumar Gala 
415129ba616SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */
4165af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
41718af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
418156984a3SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
41918af1c5fSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
42018af1c5fSKumar Gala #else
421ad97dce1SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
4225af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
42318af1c5fSKumar Gala #endif
4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
425aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
4265f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS	0x00000000
42718af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
42818af1c5fSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
42918af1c5fSKumar Gala #else
4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
43118af1c5fSKumar Gala #endif
4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
433129ba616SKumar Gala 
434129ba616SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */
4355af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
43618af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
437156984a3SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
43818af1c5fSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc40000000ull
43918af1c5fSKumar Gala #else
440ad97dce1SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
4415af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
44218af1c5fSKumar Gala #endif
4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
444aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
4455f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
44618af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
44718af1c5fSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc20000ull
44818af1c5fSKumar Gala #else
4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
45018af1c5fSKumar Gala #endif
4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
452129ba616SKumar Gala 
453129ba616SKumar Gala #if defined(CONFIG_PCI)
454129ba616SKumar Gala 
455129ba616SKumar Gala /*PCIE video card used*/
456aca5f018SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_VIRT
457129ba616SKumar Gala 
458129ba616SKumar Gala /* video */
459129ba616SKumar Gala #define CONFIG_VIDEO
460129ba616SKumar Gala 
461129ba616SKumar Gala #if defined(CONFIG_VIDEO)
462129ba616SKumar Gala #define CONFIG_BIOSEMU
463129ba616SKumar Gala #define CONFIG_CFB_CONSOLE
464129ba616SKumar Gala #define CONFIG_VIDEO_SW_CURSOR
465129ba616SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE
466129ba616SKumar Gala #define CONFIG_ATI_RADEON_FB
467129ba616SKumar Gala #define CONFIG_VIDEO_LOGO
468129ba616SKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/
4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
470129ba616SKumar Gala #endif
471129ba616SKumar Gala 
472129ba616SKumar Gala #define CONFIG_NET_MULTI
473129ba616SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
474129ba616SKumar Gala 
475129ba616SKumar Gala #undef CONFIG_EEPRO100
476129ba616SKumar Gala #undef CONFIG_TULIP
477129ba616SKumar Gala #undef CONFIG_RTL8139
478129ba616SKumar Gala 
479129ba616SKumar Gala #ifndef CONFIG_PCI_PNP
4805f91ef6aSKumar Gala 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCIE3_IO_BUS
4815f91ef6aSKumar Gala 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCIE3_IO_BUS
482129ba616SKumar Gala 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
483129ba616SKumar Gala #endif
484129ba616SKumar Gala 
485129ba616SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
486129ba616SKumar Gala #define CONFIG_DOS_PARTITION
487129ba616SKumar Gala #define CONFIG_SCSI_AHCI
488129ba616SKumar Gala 
489129ba616SKumar Gala #ifdef CONFIG_SCSI_AHCI
490129ba616SKumar Gala #define CONFIG_SATA_ULI5288
4916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
4936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
4946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
495129ba616SKumar Gala #endif /* SCSI */
496129ba616SKumar Gala 
497129ba616SKumar Gala #endif	/* CONFIG_PCI */
498129ba616SKumar Gala 
499129ba616SKumar Gala 
500129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET)
501129ba616SKumar Gala 
502129ba616SKumar Gala #ifndef CONFIG_NET_MULTI
503129ba616SKumar Gala #define CONFIG_NET_MULTI	1
504129ba616SKumar Gala #endif
505129ba616SKumar Gala 
506129ba616SKumar Gala #define CONFIG_MII		1	/* MII PHY management */
507129ba616SKumar Gala #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
508129ba616SKumar Gala #define CONFIG_TSEC1	1
509129ba616SKumar Gala #define CONFIG_TSEC1_NAME	"eTSEC1"
510129ba616SKumar Gala #define CONFIG_TSEC2	1
511129ba616SKumar Gala #define CONFIG_TSEC2_NAME	"eTSEC2"
512129ba616SKumar Gala #define CONFIG_TSEC3	1
513129ba616SKumar Gala #define CONFIG_TSEC3_NAME	"eTSEC3"
514129ba616SKumar Gala #define CONFIG_TSEC4	1
515129ba616SKumar Gala #define CONFIG_TSEC4_NAME	"eTSEC4"
516129ba616SKumar Gala 
5177e183cadSLiu Yu #define CONFIG_PIXIS_SGMII_CMD
5187e183cadSLiu Yu #define CONFIG_FSL_SGMII_RISER	1
5197e183cadSLiu Yu #define SGMII_RISER_PHY_OFFSET	0x1c
5207e183cadSLiu Yu 
5217e183cadSLiu Yu #ifdef CONFIG_FSL_SGMII_RISER
5227e183cadSLiu Yu #define CONFIG_SYS_TBIPA_VALUE		0x10 /* avoid conflict with eTSEC4 paddr */
5237e183cadSLiu Yu #endif
5247e183cadSLiu Yu 
525129ba616SKumar Gala #define TSEC1_PHY_ADDR		0
526129ba616SKumar Gala #define TSEC2_PHY_ADDR		1
527129ba616SKumar Gala #define TSEC3_PHY_ADDR		2
528129ba616SKumar Gala #define TSEC4_PHY_ADDR		3
529129ba616SKumar Gala 
530129ba616SKumar Gala #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
531129ba616SKumar Gala #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
532129ba616SKumar Gala #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
533129ba616SKumar Gala #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
534129ba616SKumar Gala 
535129ba616SKumar Gala #define TSEC1_PHYIDX		0
536129ba616SKumar Gala #define TSEC2_PHYIDX		0
537129ba616SKumar Gala #define TSEC3_PHYIDX		0
538129ba616SKumar Gala #define TSEC4_PHYIDX		0
539129ba616SKumar Gala 
540129ba616SKumar Gala #define CONFIG_ETHPRIME		"eTSEC1"
541129ba616SKumar Gala 
542129ba616SKumar Gala #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
543129ba616SKumar Gala #endif	/* CONFIG_TSEC_ENET */
544129ba616SKumar Gala 
545129ba616SKumar Gala /*
546129ba616SKumar Gala  * Environment
547129ba616SKumar Gala  */
5485a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
5496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
5500e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		0xfff80000
551129ba616SKumar Gala #else
5526fc110bdSHaiying Wang #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
553129ba616SKumar Gala #endif
5540e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
5550e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
556129ba616SKumar Gala 
557129ba616SKumar Gala #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
5586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
559129ba616SKumar Gala 
560129ba616SKumar Gala /*
561129ba616SKumar Gala  * Command line configuration.
562129ba616SKumar Gala  */
563129ba616SKumar Gala #include <config_cmd_default.h>
564129ba616SKumar Gala 
565129ba616SKumar Gala #define CONFIG_CMD_IRQ
566129ba616SKumar Gala #define CONFIG_CMD_PING
567129ba616SKumar Gala #define CONFIG_CMD_I2C
568129ba616SKumar Gala #define CONFIG_CMD_MII
569129ba616SKumar Gala #define CONFIG_CMD_ELF
5701c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
5711c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
572199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
573129ba616SKumar Gala 
574129ba616SKumar Gala #if defined(CONFIG_PCI)
575129ba616SKumar Gala #define CONFIG_CMD_PCI
576129ba616SKumar Gala #define CONFIG_CMD_NET
577129ba616SKumar Gala #define CONFIG_CMD_SCSI
578129ba616SKumar Gala #define CONFIG_CMD_EXT2
579129ba616SKumar Gala #endif
580129ba616SKumar Gala 
581129ba616SKumar Gala #undef CONFIG_WATCHDOG			/* watchdog disabled */
582129ba616SKumar Gala 
583129ba616SKumar Gala /*
584129ba616SKumar Gala  * Miscellaneous configurable options
585129ba616SKumar Gala  */
5866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
587129ba616SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
5885be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
5896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
5906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
591129ba616SKumar Gala #if defined(CONFIG_CMD_KGDB)
5926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
593129ba616SKumar Gala #else
5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
595129ba616SKumar Gala #endif
5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
5986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
600129ba616SKumar Gala 
601129ba616SKumar Gala /*
602129ba616SKumar Gala  * For booting Linux, the board info and command line data
60389188a62SKumar Gala  * have to be in the first 16 MB of memory, since this is
604129ba616SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
605129ba616SKumar Gala  */
60689188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
607129ba616SKumar Gala 
608129ba616SKumar Gala #if defined(CONFIG_CMD_KGDB)
609129ba616SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
610129ba616SKumar Gala #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
611129ba616SKumar Gala #endif
612129ba616SKumar Gala 
613129ba616SKumar Gala /*
614129ba616SKumar Gala  * Environment Configuration
615129ba616SKumar Gala  */
616129ba616SKumar Gala 
617129ba616SKumar Gala /* The mac addresses for all ethernet interface */
618129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET)
619129ba616SKumar Gala #define CONFIG_HAS_ETH0
620129ba616SKumar Gala #define CONFIG_ETHADDR	00:E0:0C:02:00:FD
621129ba616SKumar Gala #define CONFIG_HAS_ETH1
622129ba616SKumar Gala #define CONFIG_ETH1ADDR	00:E0:0C:02:01:FD
623129ba616SKumar Gala #define CONFIG_HAS_ETH2
624129ba616SKumar Gala #define CONFIG_ETH2ADDR	00:E0:0C:02:02:FD
625129ba616SKumar Gala #define CONFIG_HAS_ETH3
626129ba616SKumar Gala #define CONFIG_ETH3ADDR	00:E0:0C:02:03:FD
627129ba616SKumar Gala #endif
628129ba616SKumar Gala 
629129ba616SKumar Gala #define CONFIG_IPADDR		192.168.1.254
630129ba616SKumar Gala 
631129ba616SKumar Gala #define CONFIG_HOSTNAME		unknown
632129ba616SKumar Gala #define CONFIG_ROOTPATH		/opt/nfsroot
633129ba616SKumar Gala #define CONFIG_BOOTFILE		uImage
634129ba616SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
635129ba616SKumar Gala 
636129ba616SKumar Gala #define CONFIG_SERVERIP		192.168.1.1
637129ba616SKumar Gala #define CONFIG_GATEWAYIP	192.168.1.1
638129ba616SKumar Gala #define CONFIG_NETMASK		255.255.255.0
639129ba616SKumar Gala 
640129ba616SKumar Gala /* default location for tftp and bootm */
641129ba616SKumar Gala #define CONFIG_LOADADDR		1000000
642129ba616SKumar Gala 
643129ba616SKumar Gala #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
644129ba616SKumar Gala #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
645129ba616SKumar Gala 
646129ba616SKumar Gala #define CONFIG_BAUDRATE	115200
647129ba616SKumar Gala 
648129ba616SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
6494ca06607SHaiying Wang  "memctl_intlv_ctl=2\0"						\
650129ba616SKumar Gala  "netdev=eth0\0"						\
651129ba616SKumar Gala  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
652129ba616SKumar Gala  "tftpflash=tftpboot $loadaddr $uboot; "			\
65314d0a02aSWolfgang Denk 	"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
65414d0a02aSWolfgang Denk 	"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
65514d0a02aSWolfgang Denk 	"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "	\
65614d0a02aSWolfgang Denk 	"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
65714d0a02aSWolfgang Denk 	"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"	\
658129ba616SKumar Gala  "consoledev=ttyS0\0"				\
659129ba616SKumar Gala  "ramdiskaddr=2000000\0"			\
660129ba616SKumar Gala  "ramdiskfile=8572ds/ramdisk.uboot\0"		\
661129ba616SKumar Gala  "fdtaddr=c00000\0"				\
662129ba616SKumar Gala  "fdtfile=8572ds/mpc8572ds.dtb\0"		\
663129ba616SKumar Gala  "bdev=sda3\0"
664129ba616SKumar Gala 
665129ba616SKumar Gala #define CONFIG_HDBOOT				\
666129ba616SKumar Gala  "setenv bootargs root=/dev/$bdev rw "		\
667129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
668129ba616SKumar Gala  "tftp $loadaddr $bootfile;"			\
669129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"			\
670129ba616SKumar Gala  "bootm $loadaddr - $fdtaddr"
671129ba616SKumar Gala 
672129ba616SKumar Gala #define CONFIG_NFSBOOTCOMMAND		\
673129ba616SKumar Gala  "setenv bootargs root=/dev/nfs rw "	\
674129ba616SKumar Gala  "nfsroot=$serverip:$rootpath "		\
675129ba616SKumar Gala  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
676129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
677129ba616SKumar Gala  "tftp $loadaddr $bootfile;"		\
678129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
679129ba616SKumar Gala  "bootm $loadaddr - $fdtaddr"
680129ba616SKumar Gala 
681129ba616SKumar Gala #define CONFIG_RAMBOOTCOMMAND		\
682129ba616SKumar Gala  "setenv bootargs root=/dev/ram rw "	\
683129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
684129ba616SKumar Gala  "tftp $ramdiskaddr $ramdiskfile;"	\
685129ba616SKumar Gala  "tftp $loadaddr $bootfile;"		\
686129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
687129ba616SKumar Gala  "bootm $loadaddr $ramdiskaddr $fdtaddr"
688129ba616SKumar Gala 
689129ba616SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
690129ba616SKumar Gala 
691129ba616SKumar Gala #endif	/* __CONFIG_H */
692