1 /* 2 * Copyright 2004-2007, 2010-2011 Freescale Semiconductor. 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 /* 8 * mpc8568mds board configuration file 9 */ 10 #ifndef __CONFIG_H 11 #define __CONFIG_H 12 13 #define CONFIG_DISPLAY_BOARDINFO 14 15 /* High Level Configuration Options */ 16 #define CONFIG_BOOKE 1 /* BOOKE */ 17 #define CONFIG_E500 1 /* BOOKE e500 family */ 18 #define CONFIG_MPC8568 1 /* MPC8568 specific */ 19 #define CONFIG_MPC8568MDS 1 /* MPC8568MDS board specific */ 20 21 #define CONFIG_SYS_TEXT_BASE 0xfff80000 22 23 #define CONFIG_SYS_SRIO 24 #define CONFIG_SRIO1 /* SRIO port 1 */ 25 26 #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 27 #define CONFIG_PCI1 1 /* PCI controller */ 28 #define CONFIG_PCIE1 1 /* PCIE controller */ 29 #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ 30 #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 31 #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 32 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 33 #define CONFIG_TSEC_ENET /* tsec ethernet support */ 34 #define CONFIG_QE /* Enable QE */ 35 #define CONFIG_ENV_OVERWRITE 36 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 37 38 #ifndef __ASSEMBLY__ 39 extern unsigned long get_clock_freq(void); 40 #endif /*Replace a call to get_clock_freq (after it is implemented)*/ 41 #define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */ 42 43 /* 44 * These can be toggled for performance analysis, otherwise use default. 45 */ 46 #define CONFIG_L2_CACHE /* toggle L2 cache */ 47 #define CONFIG_BTB /* toggle branch predition */ 48 49 /* 50 * Only possible on E500 Version 2 or newer cores. 51 */ 52 #define CONFIG_ENABLE_36BIT_PHYS 1 53 54 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 55 56 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 57 #define CONFIG_SYS_MEMTEST_END 0x00400000 58 59 #define CONFIG_SYS_CCSRBAR 0xe0000000 60 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 61 62 /* DDR Setup */ 63 #define CONFIG_SYS_FSL_DDR2 64 #undef CONFIG_FSL_DDR_INTERACTIVE 65 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 66 #define CONFIG_DDR_SPD 67 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 68 69 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 70 71 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 72 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 73 74 #define CONFIG_NUM_DDR_CONTROLLERS 1 75 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 76 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 77 78 /* I2C addresses of SPD EEPROMs */ 79 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 80 81 /* Make sure required options are set */ 82 #ifndef CONFIG_SPD_EEPROM 83 #error ("CONFIG_SPD_EEPROM is required") 84 #endif 85 86 #undef CONFIG_CLOCKS_IN_MHZ 87 88 /* 89 * Local Bus Definitions 90 */ 91 92 /* 93 * FLASH on the Local Bus 94 * Two banks, 8M each, using the CFI driver. 95 * Boot from BR0/OR0 bank at 0xff00_0000 96 * Alternate BR1/OR1 bank at 0xff80_0000 97 * 98 * BR0, BR1: 99 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 100 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 101 * Port Size = 16 bits = BRx[19:20] = 10 102 * Use GPCM = BRx[24:26] = 000 103 * Valid = BRx[31] = 1 104 * 105 * 0 4 8 12 16 20 24 28 106 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 107 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 108 * 109 * OR0, OR1: 110 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 111 * Reserved ORx[17:18] = 11, confusion here? 112 * CSNT = ORx[20] = 1 113 * ACS = half cycle delay = ORx[21:22] = 11 114 * SCY = 6 = ORx[24:27] = 0110 115 * TRLX = use relaxed timing = ORx[29] = 1 116 * EAD = use external address latch delay = OR[31] = 1 117 * 118 * 0 4 8 12 16 20 24 28 119 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 120 */ 121 #define CONFIG_SYS_BCSR_BASE 0xf8000000 122 123 #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ 124 125 /*Chip select 0 - Flash*/ 126 #define CONFIG_SYS_BR0_PRELIM 0xfe001001 127 #define CONFIG_SYS_OR0_PRELIM 0xfe006ff7 128 129 /*Chip slelect 1 - BCSR*/ 130 #define CONFIG_SYS_BR1_PRELIM 0xf8000801 131 #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 132 133 /*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */ 134 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 135 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 136 #undef CONFIG_SYS_FLASH_CHECKSUM 137 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 138 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 139 140 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 141 142 #define CONFIG_FLASH_CFI_DRIVER 143 #define CONFIG_SYS_FLASH_CFI 144 #define CONFIG_SYS_FLASH_EMPTY_INFO 145 146 /* 147 * SDRAM on the LocalBus 148 */ 149 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 150 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 151 152 /*Chip select 2 - SDRAM*/ 153 #define CONFIG_SYS_BR2_PRELIM 0xf0001861 154 #define CONFIG_SYS_OR2_PRELIM 0xfc006901 155 156 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 157 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 158 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 159 #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 160 161 /* 162 * Common settings for all Local Bus SDRAM commands. 163 * At run time, either BSMA1516 (for CPU 1.1) 164 * or BSMA1617 (for CPU 1.0) (old) 165 * is OR'ed in too. 166 */ 167 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 168 | LSDMR_PRETOACT7 \ 169 | LSDMR_ACTTORW7 \ 170 | LSDMR_BL8 \ 171 | LSDMR_WRC4 \ 172 | LSDMR_CL3 \ 173 | LSDMR_RFEN \ 174 ) 175 176 /* 177 * The bcsr registers are connected to CS3 on MDS. 178 * The new memory map places bcsr at 0xf8000000. 179 * 180 * For BR3, need: 181 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 182 * port-size = 8-bits = BR[19:20] = 01 183 * no parity checking = BR[21:22] = 00 184 * GPMC for MSEL = BR[24:26] = 000 185 * Valid = BR[31] = 1 186 * 187 * 0 4 8 12 16 20 24 28 188 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 189 * 190 * For OR3, need: 191 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 192 * disable buffer ctrl OR[19] = 0 193 * CSNT OR[20] = 1 194 * ACS OR[21:22] = 11 195 * XACS OR[23] = 1 196 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 197 * SETA OR[28] = 0 198 * TRLX OR[29] = 1 199 * EHTR OR[30] = 1 200 * EAD extra time OR[31] = 1 201 * 202 * 0 4 8 12 16 20 24 28 203 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 204 */ 205 #define CONFIG_SYS_BCSR (0xf8000000) 206 207 /*Chip slelect 4 - PIB*/ 208 #define CONFIG_SYS_BR4_PRELIM 0xf8008801 209 #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 210 211 /*Chip select 5 - PIB*/ 212 #define CONFIG_SYS_BR5_PRELIM 0xf8010801 213 #define CONFIG_SYS_OR5_PRELIM 0xffff69f7 214 215 #define CONFIG_SYS_INIT_RAM_LOCK 1 216 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 217 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 218 219 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 220 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 221 222 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 223 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 224 225 /* Serial Port */ 226 #define CONFIG_CONS_INDEX 1 227 #define CONFIG_SYS_NS16550_SERIAL 228 #define CONFIG_SYS_NS16550_REG_SIZE 1 229 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 230 231 #define CONFIG_SYS_BAUDRATE_TABLE \ 232 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 233 234 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 235 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 236 237 /* 238 * I2C 239 */ 240 #define CONFIG_SYS_I2C 241 #define CONFIG_SYS_I2C_FSL 242 #define CONFIG_SYS_FSL_I2C_SPEED 400000 243 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 244 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 245 #define CONFIG_SYS_FSL_I2C2_SPEED 400000 246 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 247 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 248 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 249 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 250 251 /* 252 * General PCI 253 * Memory Addresses are mapped 1-1. I/O is mapped from 0 254 */ 255 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 256 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 257 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 258 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 259 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 260 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 261 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 262 #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */ 263 264 #define CONFIG_SYS_PCIE1_NAME "Slot" 265 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 266 #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 267 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 268 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 269 #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 270 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 271 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 272 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 273 274 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000 275 #define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000 276 #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS 277 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */ 278 279 #ifdef CONFIG_QE 280 /* 281 * QE UEC ethernet configuration 282 */ 283 #define CONFIG_UEC_ETH 284 #ifndef CONFIG_TSEC_ENET 285 #define CONFIG_ETHPRIME "UEC0" 286 #endif 287 #define CONFIG_PHY_MODE_NEED_CHANGE 288 #define CONFIG_eTSEC_MDIO_BUS 289 290 #ifdef CONFIG_eTSEC_MDIO_BUS 291 #define CONFIG_MIIM_ADDRESS 0xE0024520 292 #endif 293 294 #define CONFIG_UEC_ETH1 /* GETH1 */ 295 296 #ifdef CONFIG_UEC_ETH1 297 #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ 298 #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE 299 #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 300 #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH 301 #define CONFIG_SYS_UEC1_PHY_ADDR 7 302 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 303 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000 304 #endif 305 306 #define CONFIG_UEC_ETH2 /* GETH2 */ 307 308 #ifdef CONFIG_UEC_ETH2 309 #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 310 #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE 311 #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 312 #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH 313 #define CONFIG_SYS_UEC2_PHY_ADDR 1 314 #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 315 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000 316 #endif 317 #endif /* CONFIG_QE */ 318 319 #if defined(CONFIG_PCI) 320 321 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 322 323 #undef CONFIG_EEPRO100 324 #undef CONFIG_TULIP 325 326 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 327 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 328 329 #endif /* CONFIG_PCI */ 330 331 #if defined(CONFIG_TSEC_ENET) 332 333 #define CONFIG_MII 1 /* MII PHY management */ 334 #define CONFIG_TSEC1 1 335 #define CONFIG_TSEC1_NAME "eTSEC0" 336 #define CONFIG_TSEC2 1 337 #define CONFIG_TSEC2_NAME "eTSEC1" 338 339 #define TSEC1_PHY_ADDR 2 340 #define TSEC2_PHY_ADDR 3 341 342 #define TSEC1_PHYIDX 0 343 #define TSEC2_PHYIDX 0 344 345 #define TSEC1_FLAGS TSEC_GIGABIT 346 #define TSEC2_FLAGS TSEC_GIGABIT 347 348 /* Options are: eTSEC[0-1] */ 349 #define CONFIG_ETHPRIME "eTSEC0" 350 351 #endif /* CONFIG_TSEC_ENET */ 352 353 /* 354 * Environment 355 */ 356 #define CONFIG_ENV_IS_IN_FLASH 1 357 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 358 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 359 #define CONFIG_ENV_SIZE 0x2000 360 361 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 362 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 363 364 /* 365 * BOOTP options 366 */ 367 #define CONFIG_BOOTP_BOOTFILESIZE 368 #define CONFIG_BOOTP_BOOTPATH 369 #define CONFIG_BOOTP_GATEWAY 370 #define CONFIG_BOOTP_HOSTNAME 371 372 /* 373 * Command line configuration. 374 */ 375 #define CONFIG_CMD_IRQ 376 #define CONFIG_CMD_REGINFO 377 378 #if defined(CONFIG_PCI) 379 #define CONFIG_CMD_PCI 380 #endif 381 382 #undef CONFIG_WATCHDOG /* watchdog disabled */ 383 384 /* 385 * Miscellaneous configurable options 386 */ 387 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 388 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 389 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 390 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 391 #if defined(CONFIG_CMD_KGDB) 392 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 393 #else 394 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 395 #endif 396 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 397 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 398 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 399 400 /* 401 * For booting Linux, the board info and command line data 402 * have to be in the first 64 MB of memory, since this is 403 * the maximum mapped by the Linux kernel during initialization. 404 */ 405 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 406 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 407 408 #if defined(CONFIG_CMD_KGDB) 409 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 410 #endif 411 412 /* 413 * Environment Configuration 414 */ 415 416 /* The mac addresses for all ethernet interface */ 417 #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH) 418 #define CONFIG_HAS_ETH0 419 #define CONFIG_HAS_ETH1 420 #define CONFIG_HAS_ETH2 421 #define CONFIG_HAS_ETH3 422 #endif 423 424 #define CONFIG_IPADDR 192.168.1.253 425 426 #define CONFIG_HOSTNAME unknown 427 #define CONFIG_ROOTPATH "/nfsroot" 428 #define CONFIG_BOOTFILE "your.uImage" 429 430 #define CONFIG_SERVERIP 192.168.1.1 431 #define CONFIG_GATEWAYIP 192.168.1.1 432 #define CONFIG_NETMASK 255.255.255.0 433 434 #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 435 436 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 437 #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 438 439 #define CONFIG_BAUDRATE 115200 440 441 #define CONFIG_EXTRA_ENV_SETTINGS \ 442 "netdev=eth0\0" \ 443 "consoledev=ttyS0\0" \ 444 "ramdiskaddr=600000\0" \ 445 "ramdiskfile=your.ramdisk.u-boot\0" \ 446 "fdtaddr=400000\0" \ 447 "fdtfile=your.fdt.dtb\0" \ 448 "nfsargs=setenv bootargs root=/dev/nfs rw " \ 449 "nfsroot=$serverip:$rootpath " \ 450 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 451 "console=$consoledev,$baudrate $othbootargs\0" \ 452 "ramargs=setenv bootargs root=/dev/ram rw " \ 453 "console=$consoledev,$baudrate $othbootargs\0" \ 454 455 #define CONFIG_NFSBOOTCOMMAND \ 456 "run nfsargs;" \ 457 "tftp $loadaddr $bootfile;" \ 458 "tftp $fdtaddr $fdtfile;" \ 459 "bootm $loadaddr - $fdtaddr" 460 461 #define CONFIG_RAMBOOTCOMMAND \ 462 "run ramargs;" \ 463 "tftp $ramdiskaddr $ramdiskfile;" \ 464 "tftp $loadaddr $bootfile;" \ 465 "bootm $loadaddr $ramdiskaddr" 466 467 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 468 469 #endif /* __CONFIG_H */ 470