xref: /openbmc/u-boot/include/configs/MPC8568MDS.h (revision d26e34c4)
1 /*
2  * Copyright 2004-2007, 2010-2011 Freescale Semiconductor.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 /*
8  * mpc8568mds board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12 
13 #define	CONFIG_SYS_TEXT_BASE	0xfff80000
14 
15 #define CONFIG_SYS_SRIO
16 #define CONFIG_SRIO1			/* SRIO port 1 */
17 
18 #define CONFIG_PCI1		1	/* PCI controller */
19 #define CONFIG_PCIE1		1	/* PCIE controller */
20 #define CONFIG_FSL_PCI_INIT	1	/* use common fsl pci init code */
21 #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
22 #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
23 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
24 #define CONFIG_TSEC_ENET		/* tsec ethernet support */
25 #define CONFIG_QE			/* Enable QE */
26 #define CONFIG_ENV_OVERWRITE
27 
28 #ifndef __ASSEMBLY__
29 extern unsigned long get_clock_freq(void);
30 #endif						  /*Replace a call to get_clock_freq (after it is implemented)*/
31 #define CONFIG_SYS_CLK_FREQ	66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
32 
33 /*
34  * These can be toggled for performance analysis, otherwise use default.
35  */
36 #define CONFIG_L2_CACHE				/* toggle L2 cache	*/
37 #define CONFIG_BTB				/* toggle branch predition */
38 
39 /*
40  * Only possible on E500 Version 2 or newer cores.
41  */
42 #define CONFIG_ENABLE_36BIT_PHYS	1
43 
44 #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
45 
46 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
47 #define CONFIG_SYS_MEMTEST_END		0x00400000
48 
49 #define CONFIG_SYS_CCSRBAR		0xe0000000
50 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
51 
52 /* DDR Setup */
53 #undef CONFIG_FSL_DDR_INTERACTIVE
54 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
55 #define CONFIG_DDR_SPD
56 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
57 
58 #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
59 
60 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
61 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
62 
63 #define CONFIG_NUM_DDR_CONTROLLERS	1
64 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
65 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
66 
67 /* I2C addresses of SPD EEPROMs */
68 #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
69 
70 /* Make sure required options are set */
71 #ifndef CONFIG_SPD_EEPROM
72 #error ("CONFIG_SPD_EEPROM is required")
73 #endif
74 
75 #undef CONFIG_CLOCKS_IN_MHZ
76 
77 /*
78  * Local Bus Definitions
79  */
80 
81 /*
82  * FLASH on the Local Bus
83  * Two banks, 8M each, using the CFI driver.
84  * Boot from BR0/OR0 bank at 0xff00_0000
85  * Alternate BR1/OR1 bank at 0xff80_0000
86  *
87  * BR0, BR1:
88  *    Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
89  *    Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
90  *    Port Size = 16 bits = BRx[19:20] = 10
91  *    Use GPCM = BRx[24:26] = 000
92  *    Valid = BRx[31] = 1
93  *
94  * 0    4    8    12   16   20   24   28
95  * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001    BR0
96  * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001    BR1
97  *
98  * OR0, OR1:
99  *    Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
100  *    Reserved ORx[17:18] = 11, confusion here?
101  *    CSNT = ORx[20] = 1
102  *    ACS = half cycle delay = ORx[21:22] = 11
103  *    SCY = 6 = ORx[24:27] = 0110
104  *    TRLX = use relaxed timing = ORx[29] = 1
105  *    EAD = use external address latch delay = OR[31] = 1
106  *
107  * 0    4    8    12   16   20   24   28
108  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65    ORx
109  */
110 #define CONFIG_SYS_BCSR_BASE		0xf8000000
111 
112 #define CONFIG_SYS_FLASH_BASE		0xfe000000	/* start of FLASH 32M */
113 
114 /*Chip select 0 - Flash*/
115 #define CONFIG_SYS_BR0_PRELIM		0xfe001001
116 #define	CONFIG_SYS_OR0_PRELIM		0xfe006ff7
117 
118 /*Chip slelect 1 - BCSR*/
119 #define CONFIG_SYS_BR1_PRELIM		0xf8000801
120 #define	CONFIG_SYS_OR1_PRELIM		0xffffe9f7
121 
122 /*#define CONFIG_SYS_FLASH_BANKS_LIST	{0xff800000, CONFIG_SYS_FLASH_BASE} */
123 #define CONFIG_SYS_MAX_FLASH_BANKS		1		/* number of banks */
124 #define CONFIG_SYS_MAX_FLASH_SECT		512		/* sectors per device */
125 #undef	CONFIG_SYS_FLASH_CHECKSUM
126 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
127 #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
128 
129 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
130 
131 #define CONFIG_FLASH_CFI_DRIVER
132 #define CONFIG_SYS_FLASH_CFI
133 #define CONFIG_SYS_FLASH_EMPTY_INFO
134 
135 /*
136  * SDRAM on the LocalBus
137  */
138 #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM	 */
139 #define CONFIG_SYS_LBC_SDRAM_SIZE	64			/* LBC SDRAM is 64MB */
140 
141 /*Chip select 2 - SDRAM*/
142 #define CONFIG_SYS_BR2_PRELIM      0xf0001861
143 #define CONFIG_SYS_OR2_PRELIM		0xfc006901
144 
145 #define CONFIG_SYS_LBC_LCRR		0x00030004	/* LB clock ratio reg */
146 #define CONFIG_SYS_LBC_LBCR		0x00000000	/* LB config reg */
147 #define CONFIG_SYS_LBC_LSRT		0x20000000	/* LB sdram refresh timer */
148 #define CONFIG_SYS_LBC_MRTPR		0x00000000	/* LB refresh timer prescal*/
149 
150 /*
151  * Common settings for all Local Bus SDRAM commands.
152  * At run time, either BSMA1516 (for CPU 1.1)
153  *                  or BSMA1617 (for CPU 1.0) (old)
154  * is OR'ed in too.
155  */
156 #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_RFCR16		\
157 				| LSDMR_PRETOACT7	\
158 				| LSDMR_ACTTORW7	\
159 				| LSDMR_BL8		\
160 				| LSDMR_WRC4		\
161 				| LSDMR_CL3		\
162 				| LSDMR_RFEN		\
163 				)
164 
165 /*
166  * The bcsr registers are connected to CS3 on MDS.
167  * The new memory map places bcsr at 0xf8000000.
168  *
169  * For BR3, need:
170  *    Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
171  *    port-size = 8-bits  = BR[19:20] = 01
172  *    no parity checking  = BR[21:22] = 00
173  *    GPMC for MSEL       = BR[24:26] = 000
174  *    Valid               = BR[31]    = 1
175  *
176  * 0    4    8    12   16   20   24   28
177  * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
178  *
179  * For OR3, need:
180  *    1 MB mask for AM,   OR[0:16]  = 1111 1111 1111 0000 0
181  *    disable buffer ctrl OR[19]    = 0
182  *    CSNT                OR[20]    = 1
183  *    ACS                 OR[21:22] = 11
184  *    XACS                OR[23]    = 1
185  *    SCY 15 wait states  OR[24:27] = 1111	max is suboptimal but safe
186  *    SETA                OR[28]    = 0
187  *    TRLX                OR[29]    = 1
188  *    EHTR                OR[30]    = 1
189  *    EAD extra time      OR[31]    = 1
190  *
191  * 0    4    8    12   16   20   24   28
192  * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
193  */
194 #define CONFIG_SYS_BCSR (0xf8000000)
195 
196 /*Chip slelect 4 - PIB*/
197 #define CONFIG_SYS_BR4_PRELIM   0xf8008801
198 #define CONFIG_SYS_OR4_PRELIM   0xffffe9f7
199 
200 /*Chip select 5 - PIB*/
201 #define CONFIG_SYS_BR5_PRELIM	 0xf8010801
202 #define CONFIG_SYS_OR5_PRELIM	 0xffff69f7
203 
204 #define CONFIG_SYS_INIT_RAM_LOCK	1
205 #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
206 #define CONFIG_SYS_INIT_RAM_SIZE	0x4000	    /* Size of used area in RAM */
207 
208 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
209 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
210 
211 #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
212 #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)	/* Reserved for malloc */
213 
214 /* Serial Port */
215 #define CONFIG_CONS_INDEX		1
216 #define CONFIG_SYS_NS16550_SERIAL
217 #define CONFIG_SYS_NS16550_REG_SIZE    1
218 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
219 
220 #define CONFIG_SYS_BAUDRATE_TABLE  \
221 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
222 
223 #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
224 #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
225 
226 /*
227  * I2C
228  */
229 #define CONFIG_SYS_I2C
230 #define CONFIG_SYS_I2C_FSL
231 #define CONFIG_SYS_FSL_I2C_SPEED	400000
232 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
233 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
234 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
235 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
236 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
237 #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
238 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x52
239 
240 /*
241  * General PCI
242  * Memory Addresses are mapped 1-1. I/O is mapped from 0
243  */
244 #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
245 #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
246 #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
247 #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
248 #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
249 #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
250 #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
251 #define CONFIG_SYS_PCI1_IO_SIZE	0x00800000	/* 8M */
252 
253 #define CONFIG_SYS_PCIE1_NAME		"Slot"
254 #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
255 #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
256 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
257 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
258 #define CONFIG_SYS_PCIE1_IO_VIRT	0xe2800000
259 #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
260 #define CONFIG_SYS_PCIE1_IO_PHYS	0xe2800000
261 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
262 
263 #define CONFIG_SYS_SRIO1_MEM_VIRT	0xC0000000
264 #define CONFIG_SYS_SRIO1_MEM_BUS	0xC0000000
265 #define CONFIG_SYS_SRIO1_MEM_PHYS	CONFIG_SYS_SRIO1_MEM_BUS
266 #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 512M */
267 
268 #ifdef CONFIG_QE
269 /*
270  * QE UEC ethernet configuration
271  */
272 #define CONFIG_UEC_ETH
273 #ifndef CONFIG_TSEC_ENET
274 #define CONFIG_ETHPRIME         "UEC0"
275 #endif
276 #define CONFIG_PHY_MODE_NEED_CHANGE
277 #define CONFIG_eTSEC_MDIO_BUS
278 
279 #ifdef CONFIG_eTSEC_MDIO_BUS
280 #define CONFIG_MIIM_ADDRESS	0xE0024520
281 #endif
282 
283 #define CONFIG_UEC_ETH1         /* GETH1 */
284 
285 #ifdef CONFIG_UEC_ETH1
286 #define CONFIG_SYS_UEC1_UCC_NUM        0       /* UCC1 */
287 #define CONFIG_SYS_UEC1_RX_CLK         QE_CLK_NONE
288 #define CONFIG_SYS_UEC1_TX_CLK         QE_CLK16
289 #define CONFIG_SYS_UEC1_ETH_TYPE       GIGA_ETH
290 #define CONFIG_SYS_UEC1_PHY_ADDR       7
291 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
292 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
293 #endif
294 
295 #define CONFIG_UEC_ETH2         /* GETH2 */
296 
297 #ifdef CONFIG_UEC_ETH2
298 #define CONFIG_SYS_UEC2_UCC_NUM        1       /* UCC2 */
299 #define CONFIG_SYS_UEC2_RX_CLK         QE_CLK_NONE
300 #define CONFIG_SYS_UEC2_TX_CLK         QE_CLK16
301 #define CONFIG_SYS_UEC2_ETH_TYPE       GIGA_ETH
302 #define CONFIG_SYS_UEC2_PHY_ADDR       1
303 #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
304 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
305 #endif
306 #endif /* CONFIG_QE */
307 
308 #if defined(CONFIG_PCI)
309 #undef CONFIG_EEPRO100
310 #undef CONFIG_TULIP
311 
312 #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
313 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
314 
315 #endif	/* CONFIG_PCI */
316 
317 #if defined(CONFIG_TSEC_ENET)
318 
319 #define CONFIG_MII		1	/* MII PHY management */
320 #define CONFIG_TSEC1	1
321 #define CONFIG_TSEC1_NAME	"eTSEC0"
322 #define CONFIG_TSEC2	1
323 #define CONFIG_TSEC2_NAME	"eTSEC1"
324 
325 #define TSEC1_PHY_ADDR		2
326 #define TSEC2_PHY_ADDR		3
327 
328 #define TSEC1_PHYIDX		0
329 #define TSEC2_PHYIDX		0
330 
331 #define TSEC1_FLAGS		TSEC_GIGABIT
332 #define TSEC2_FLAGS		TSEC_GIGABIT
333 
334 /* Options are: eTSEC[0-1] */
335 #define CONFIG_ETHPRIME		"eTSEC0"
336 
337 #endif	/* CONFIG_TSEC_ENET */
338 
339 /*
340  * Environment
341  */
342 #define CONFIG_ENV_IS_IN_FLASH	1
343 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
344 #define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
345 #define CONFIG_ENV_SIZE		0x2000
346 
347 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
348 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
349 
350 /*
351  * BOOTP options
352  */
353 #define CONFIG_BOOTP_BOOTFILESIZE
354 #define CONFIG_BOOTP_BOOTPATH
355 #define CONFIG_BOOTP_GATEWAY
356 #define CONFIG_BOOTP_HOSTNAME
357 
358 /*
359  * Command line configuration.
360  */
361 #define CONFIG_CMD_IRQ
362 #define CONFIG_CMD_REGINFO
363 
364 #if defined(CONFIG_PCI)
365     #define CONFIG_CMD_PCI
366 #endif
367 
368 #undef CONFIG_WATCHDOG			/* watchdog disabled */
369 
370 /*
371  * Miscellaneous configurable options
372  */
373 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
374 #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
375 #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
376 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
377 #if defined(CONFIG_CMD_KGDB)
378 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
379 #else
380 #define CONFIG_SYS_CBSIZE	256			/* Console I/O Buffer Size */
381 #endif
382 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
383 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
384 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
385 
386 /*
387  * For booting Linux, the board info and command line data
388  * have to be in the first 64 MB of memory, since this is
389  * the maximum mapped by the Linux kernel during initialization.
390  */
391 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
392 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
393 
394 #if defined(CONFIG_CMD_KGDB)
395 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
396 #endif
397 
398 /*
399  * Environment Configuration
400  */
401 
402 /* The mac addresses for all ethernet interface */
403 #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
404 #define CONFIG_HAS_ETH0
405 #define CONFIG_HAS_ETH1
406 #define CONFIG_HAS_ETH2
407 #define CONFIG_HAS_ETH3
408 #endif
409 
410 #define CONFIG_IPADDR    192.168.1.253
411 
412 #define CONFIG_HOSTNAME  unknown
413 #define CONFIG_ROOTPATH  "/nfsroot"
414 #define CONFIG_BOOTFILE  "your.uImage"
415 
416 #define CONFIG_SERVERIP  192.168.1.1
417 #define CONFIG_GATEWAYIP 192.168.1.1
418 #define CONFIG_NETMASK   255.255.255.0
419 
420 #define CONFIG_LOADADDR  200000   /*default location for tftp and bootm*/
421 
422 #undef  CONFIG_BOOTARGS           /* the boot command will set bootargs*/
423 
424 #define CONFIG_BAUDRATE	115200
425 
426 #define	CONFIG_EXTRA_ENV_SETTINGS				        \
427    "netdev=eth0\0"                                                      \
428    "consoledev=ttyS0\0"                                                 \
429    "ramdiskaddr=600000\0"                                               \
430    "ramdiskfile=your.ramdisk.u-boot\0"					\
431    "fdtaddr=400000\0"							\
432    "fdtfile=your.fdt.dtb\0"						\
433    "nfsargs=setenv bootargs root=/dev/nfs rw "				\
434       "nfsroot=$serverip:$rootpath "					\
435       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
436       "console=$consoledev,$baudrate $othbootargs\0"			\
437    "ramargs=setenv bootargs root=/dev/ram rw "				\
438       "console=$consoledev,$baudrate $othbootargs\0"			\
439 
440 #define CONFIG_NFSBOOTCOMMAND	                                        \
441    "run nfsargs;"							\
442    "tftp $loadaddr $bootfile;"                                          \
443    "tftp $fdtaddr $fdtfile;"						\
444    "bootm $loadaddr - $fdtaddr"
445 
446 #define CONFIG_RAMBOOTCOMMAND \
447    "run ramargs;"							\
448    "tftp $ramdiskaddr $ramdiskfile;"                                    \
449    "tftp $loadaddr $bootfile;"                                          \
450    "bootm $loadaddr $ramdiskaddr"
451 
452 #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
453 
454 #endif	/* __CONFIG_H */
455