xref: /openbmc/u-boot/include/configs/MPC8568MDS.h (revision 8f240a3b)
1 /*
2  * Copyright 2004-2007, 2010-2011 Freescale Semiconductor.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 /*
8  * mpc8568mds board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12 
13 #define CONFIG_SYS_SRIO
14 #define CONFIG_SRIO1			/* SRIO port 1 */
15 
16 #define CONFIG_PCI1		1	/* PCI controller */
17 #define CONFIG_PCIE1		1	/* PCIE controller */
18 #define CONFIG_FSL_PCI_INIT	1	/* use common fsl pci init code */
19 #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
20 #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
21 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
22 #define CONFIG_TSEC_ENET		/* tsec ethernet support */
23 #define CONFIG_QE			/* Enable QE */
24 #define CONFIG_ENV_OVERWRITE
25 
26 #ifndef __ASSEMBLY__
27 extern unsigned long get_clock_freq(void);
28 #endif						  /*Replace a call to get_clock_freq (after it is implemented)*/
29 #define CONFIG_SYS_CLK_FREQ	66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
30 
31 /*
32  * These can be toggled for performance analysis, otherwise use default.
33  */
34 #define CONFIG_L2_CACHE				/* toggle L2 cache	*/
35 #define CONFIG_BTB				/* toggle branch predition */
36 
37 /*
38  * Only possible on E500 Version 2 or newer cores.
39  */
40 #define CONFIG_ENABLE_36BIT_PHYS	1
41 
42 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
43 #define CONFIG_SYS_MEMTEST_END		0x00400000
44 
45 #define CONFIG_SYS_CCSRBAR		0xe0000000
46 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
47 
48 /* DDR Setup */
49 #undef CONFIG_FSL_DDR_INTERACTIVE
50 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
51 #define CONFIG_DDR_SPD
52 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
53 
54 #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
55 
56 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
57 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
58 
59 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
60 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
61 
62 /* I2C addresses of SPD EEPROMs */
63 #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
64 
65 /* Make sure required options are set */
66 #ifndef CONFIG_SPD_EEPROM
67 #error ("CONFIG_SPD_EEPROM is required")
68 #endif
69 
70 #undef CONFIG_CLOCKS_IN_MHZ
71 
72 /*
73  * Local Bus Definitions
74  */
75 
76 /*
77  * FLASH on the Local Bus
78  * Two banks, 8M each, using the CFI driver.
79  * Boot from BR0/OR0 bank at 0xff00_0000
80  * Alternate BR1/OR1 bank at 0xff80_0000
81  *
82  * BR0, BR1:
83  *    Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
84  *    Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
85  *    Port Size = 16 bits = BRx[19:20] = 10
86  *    Use GPCM = BRx[24:26] = 000
87  *    Valid = BRx[31] = 1
88  *
89  * 0    4    8    12   16   20   24   28
90  * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001    BR0
91  * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001    BR1
92  *
93  * OR0, OR1:
94  *    Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
95  *    Reserved ORx[17:18] = 11, confusion here?
96  *    CSNT = ORx[20] = 1
97  *    ACS = half cycle delay = ORx[21:22] = 11
98  *    SCY = 6 = ORx[24:27] = 0110
99  *    TRLX = use relaxed timing = ORx[29] = 1
100  *    EAD = use external address latch delay = OR[31] = 1
101  *
102  * 0    4    8    12   16   20   24   28
103  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65    ORx
104  */
105 #define CONFIG_SYS_BCSR_BASE		0xf8000000
106 
107 #define CONFIG_SYS_FLASH_BASE		0xfe000000	/* start of FLASH 32M */
108 
109 /*Chip select 0 - Flash*/
110 #define CONFIG_SYS_BR0_PRELIM		0xfe001001
111 #define	CONFIG_SYS_OR0_PRELIM		0xfe006ff7
112 
113 /*Chip slelect 1 - BCSR*/
114 #define CONFIG_SYS_BR1_PRELIM		0xf8000801
115 #define	CONFIG_SYS_OR1_PRELIM		0xffffe9f7
116 
117 /*#define CONFIG_SYS_FLASH_BANKS_LIST	{0xff800000, CONFIG_SYS_FLASH_BASE} */
118 #define CONFIG_SYS_MAX_FLASH_BANKS		1		/* number of banks */
119 #define CONFIG_SYS_MAX_FLASH_SECT		512		/* sectors per device */
120 #undef	CONFIG_SYS_FLASH_CHECKSUM
121 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
122 #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
123 
124 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
125 
126 #define CONFIG_FLASH_CFI_DRIVER
127 #define CONFIG_SYS_FLASH_CFI
128 #define CONFIG_SYS_FLASH_EMPTY_INFO
129 
130 /*
131  * SDRAM on the LocalBus
132  */
133 #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM	 */
134 #define CONFIG_SYS_LBC_SDRAM_SIZE	64			/* LBC SDRAM is 64MB */
135 
136 /*Chip select 2 - SDRAM*/
137 #define CONFIG_SYS_BR2_PRELIM      0xf0001861
138 #define CONFIG_SYS_OR2_PRELIM		0xfc006901
139 
140 #define CONFIG_SYS_LBC_LCRR		0x00030004	/* LB clock ratio reg */
141 #define CONFIG_SYS_LBC_LBCR		0x00000000	/* LB config reg */
142 #define CONFIG_SYS_LBC_LSRT		0x20000000	/* LB sdram refresh timer */
143 #define CONFIG_SYS_LBC_MRTPR		0x00000000	/* LB refresh timer prescal*/
144 
145 /*
146  * Common settings for all Local Bus SDRAM commands.
147  * At run time, either BSMA1516 (for CPU 1.1)
148  *                  or BSMA1617 (for CPU 1.0) (old)
149  * is OR'ed in too.
150  */
151 #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_RFCR16		\
152 				| LSDMR_PRETOACT7	\
153 				| LSDMR_ACTTORW7	\
154 				| LSDMR_BL8		\
155 				| LSDMR_WRC4		\
156 				| LSDMR_CL3		\
157 				| LSDMR_RFEN		\
158 				)
159 
160 /*
161  * The bcsr registers are connected to CS3 on MDS.
162  * The new memory map places bcsr at 0xf8000000.
163  *
164  * For BR3, need:
165  *    Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
166  *    port-size = 8-bits  = BR[19:20] = 01
167  *    no parity checking  = BR[21:22] = 00
168  *    GPMC for MSEL       = BR[24:26] = 000
169  *    Valid               = BR[31]    = 1
170  *
171  * 0    4    8    12   16   20   24   28
172  * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
173  *
174  * For OR3, need:
175  *    1 MB mask for AM,   OR[0:16]  = 1111 1111 1111 0000 0
176  *    disable buffer ctrl OR[19]    = 0
177  *    CSNT                OR[20]    = 1
178  *    ACS                 OR[21:22] = 11
179  *    XACS                OR[23]    = 1
180  *    SCY 15 wait states  OR[24:27] = 1111	max is suboptimal but safe
181  *    SETA                OR[28]    = 0
182  *    TRLX                OR[29]    = 1
183  *    EHTR                OR[30]    = 1
184  *    EAD extra time      OR[31]    = 1
185  *
186  * 0    4    8    12   16   20   24   28
187  * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
188  */
189 #define CONFIG_SYS_BCSR (0xf8000000)
190 
191 /*Chip slelect 4 - PIB*/
192 #define CONFIG_SYS_BR4_PRELIM   0xf8008801
193 #define CONFIG_SYS_OR4_PRELIM   0xffffe9f7
194 
195 /*Chip select 5 - PIB*/
196 #define CONFIG_SYS_BR5_PRELIM	 0xf8010801
197 #define CONFIG_SYS_OR5_PRELIM	 0xffff69f7
198 
199 #define CONFIG_SYS_INIT_RAM_LOCK	1
200 #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
201 #define CONFIG_SYS_INIT_RAM_SIZE	0x4000	    /* Size of used area in RAM */
202 
203 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
204 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
205 
206 #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
207 #define CONFIG_SYS_MALLOC_LEN		(512 * 1024)	/* Reserved for malloc */
208 
209 /* Serial Port */
210 #define CONFIG_SYS_NS16550_SERIAL
211 #define CONFIG_SYS_NS16550_REG_SIZE    1
212 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
213 
214 #define CONFIG_SYS_BAUDRATE_TABLE  \
215 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
216 
217 #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
218 #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
219 
220 /*
221  * I2C
222  */
223 #define CONFIG_SYS_I2C
224 #define CONFIG_SYS_I2C_FSL
225 #define CONFIG_SYS_FSL_I2C_SPEED	400000
226 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
227 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
228 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
229 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
230 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
231 #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
232 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x52
233 
234 /*
235  * General PCI
236  * Memory Addresses are mapped 1-1. I/O is mapped from 0
237  */
238 #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
239 #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
240 #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
241 #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
242 #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
243 #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
244 #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
245 #define CONFIG_SYS_PCI1_IO_SIZE	0x00800000	/* 8M */
246 
247 #define CONFIG_SYS_PCIE1_NAME		"Slot"
248 #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
249 #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
250 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
251 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
252 #define CONFIG_SYS_PCIE1_IO_VIRT	0xe2800000
253 #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
254 #define CONFIG_SYS_PCIE1_IO_PHYS	0xe2800000
255 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
256 
257 #define CONFIG_SYS_SRIO1_MEM_VIRT	0xC0000000
258 #define CONFIG_SYS_SRIO1_MEM_BUS	0xC0000000
259 #define CONFIG_SYS_SRIO1_MEM_PHYS	CONFIG_SYS_SRIO1_MEM_BUS
260 #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 512M */
261 
262 #ifdef CONFIG_QE
263 /*
264  * QE UEC ethernet configuration
265  */
266 #define CONFIG_UEC_ETH
267 #ifndef CONFIG_TSEC_ENET
268 #define CONFIG_ETHPRIME         "UEC0"
269 #endif
270 #define CONFIG_PHY_MODE_NEED_CHANGE
271 #define CONFIG_eTSEC_MDIO_BUS
272 
273 #ifdef CONFIG_eTSEC_MDIO_BUS
274 #define CONFIG_MIIM_ADDRESS	0xE0024520
275 #endif
276 
277 #define CONFIG_UEC_ETH1         /* GETH1 */
278 
279 #ifdef CONFIG_UEC_ETH1
280 #define CONFIG_SYS_UEC1_UCC_NUM        0       /* UCC1 */
281 #define CONFIG_SYS_UEC1_RX_CLK         QE_CLK_NONE
282 #define CONFIG_SYS_UEC1_TX_CLK         QE_CLK16
283 #define CONFIG_SYS_UEC1_ETH_TYPE       GIGA_ETH
284 #define CONFIG_SYS_UEC1_PHY_ADDR       7
285 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
286 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
287 #endif
288 
289 #define CONFIG_UEC_ETH2         /* GETH2 */
290 
291 #ifdef CONFIG_UEC_ETH2
292 #define CONFIG_SYS_UEC2_UCC_NUM        1       /* UCC2 */
293 #define CONFIG_SYS_UEC2_RX_CLK         QE_CLK_NONE
294 #define CONFIG_SYS_UEC2_TX_CLK         QE_CLK16
295 #define CONFIG_SYS_UEC2_ETH_TYPE       GIGA_ETH
296 #define CONFIG_SYS_UEC2_PHY_ADDR       1
297 #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
298 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
299 #endif
300 #endif /* CONFIG_QE */
301 
302 #if defined(CONFIG_PCI)
303 #undef CONFIG_EEPRO100
304 #undef CONFIG_TULIP
305 
306 #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
307 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
308 
309 #endif	/* CONFIG_PCI */
310 
311 #if defined(CONFIG_TSEC_ENET)
312 
313 #define CONFIG_MII		1	/* MII PHY management */
314 #define CONFIG_TSEC1	1
315 #define CONFIG_TSEC1_NAME	"eTSEC0"
316 #define CONFIG_TSEC2	1
317 #define CONFIG_TSEC2_NAME	"eTSEC1"
318 
319 #define TSEC1_PHY_ADDR		2
320 #define TSEC2_PHY_ADDR		3
321 
322 #define TSEC1_PHYIDX		0
323 #define TSEC2_PHYIDX		0
324 
325 #define TSEC1_FLAGS		TSEC_GIGABIT
326 #define TSEC2_FLAGS		TSEC_GIGABIT
327 
328 /* Options are: eTSEC[0-1] */
329 #define CONFIG_ETHPRIME		"eTSEC0"
330 
331 #endif	/* CONFIG_TSEC_ENET */
332 
333 /*
334  * Environment
335  */
336 #define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
337 #define CONFIG_ENV_SIZE		0x2000
338 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
339 
340 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
341 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
342 
343 /*
344  * BOOTP options
345  */
346 #define CONFIG_BOOTP_BOOTFILESIZE
347 
348 #undef CONFIG_WATCHDOG			/* watchdog disabled */
349 
350 /*
351  * Miscellaneous configurable options
352  */
353 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
354 
355 /*
356  * For booting Linux, the board info and command line data
357  * have to be in the first 64 MB of memory, since this is
358  * the maximum mapped by the Linux kernel during initialization.
359  */
360 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
361 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
362 
363 #if defined(CONFIG_CMD_KGDB)
364 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
365 #endif
366 
367 /*
368  * Environment Configuration
369  */
370 
371 /* The mac addresses for all ethernet interface */
372 #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
373 #define CONFIG_HAS_ETH0
374 #define CONFIG_HAS_ETH1
375 #define CONFIG_HAS_ETH2
376 #define CONFIG_HAS_ETH3
377 #endif
378 
379 #define CONFIG_IPADDR    192.168.1.253
380 
381 #define CONFIG_HOSTNAME  unknown
382 #define CONFIG_ROOTPATH  "/nfsroot"
383 #define CONFIG_BOOTFILE  "your.uImage"
384 
385 #define CONFIG_SERVERIP  192.168.1.1
386 #define CONFIG_GATEWAYIP 192.168.1.1
387 #define CONFIG_NETMASK   255.255.255.0
388 
389 #define CONFIG_LOADADDR  200000   /*default location for tftp and bootm*/
390 
391 #define	CONFIG_EXTRA_ENV_SETTINGS				        \
392    "netdev=eth0\0"                                                      \
393    "consoledev=ttyS0\0"                                                 \
394    "ramdiskaddr=600000\0"                                               \
395    "ramdiskfile=your.ramdisk.u-boot\0"					\
396    "fdtaddr=400000\0"							\
397    "fdtfile=your.fdt.dtb\0"						\
398    "nfsargs=setenv bootargs root=/dev/nfs rw "				\
399       "nfsroot=$serverip:$rootpath "					\
400       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
401       "console=$consoledev,$baudrate $othbootargs\0"			\
402    "ramargs=setenv bootargs root=/dev/ram rw "				\
403       "console=$consoledev,$baudrate $othbootargs\0"			\
404 
405 #define CONFIG_NFSBOOTCOMMAND	                                        \
406    "run nfsargs;"							\
407    "tftp $loadaddr $bootfile;"                                          \
408    "tftp $fdtaddr $fdtfile;"						\
409    "bootm $loadaddr - $fdtaddr"
410 
411 #define CONFIG_RAMBOOTCOMMAND \
412    "run ramargs;"							\
413    "tftp $ramdiskaddr $ramdiskfile;"                                    \
414    "tftp $loadaddr $bootfile;"                                          \
415    "bootm $loadaddr $ramdiskaddr"
416 
417 #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
418 
419 #endif	/* __CONFIG_H */
420