1 /* 2 * Copyright 2004 Freescale Semiconductor. 3 * (C) Copyright 2002,2003 Motorola,Inc. 4 * Xianghua Xiao <X.Xiao@motorola.com> 5 * 6 * See file CREDITS for list of people who contributed to this 7 * project. 8 * 9 * This program is free software; you can redistribute it and/or 10 * modify it under the terms of the GNU General Public License as 11 * published by the Free Software Foundation; either version 2 of 12 * the License, or (at your option) any later version. 13 * 14 * This program is distributed in the hope that it will be useful, 15 * but WITHOUT ANY WARRANTY; without even the implied warranty of 16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17 * GNU General Public License for more details. 18 * 19 * You should have received a copy of the GNU General Public License 20 * along with this program; if not, write to the Free Software 21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22 * MA 02111-1307 USA 23 */ 24 25 /* 26 * mpc8560ads board configuration file 27 * 28 * Please refer to doc/README.mpc85xx for more info. 29 * 30 * Make sure you change the MAC address and other network params first, 31 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 32 */ 33 34 #ifndef __CONFIG_H 35 #define __CONFIG_H 36 37 /* High Level Configuration Options */ 38 #define CONFIG_BOOKE 1 /* BOOKE */ 39 #define CONFIG_E500 1 /* BOOKE e500 family */ 40 #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */ 41 #define CONFIG_CPM2 1 /* has CPM2 */ 42 #define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */ 43 #define CONFIG_MPC8560 1 44 45 #define CONFIG_PCI 46 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 47 #define CONFIG_TSEC_ENET /* tsec ethernet support */ 48 #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */ 49 #define CONFIG_ENV_OVERWRITE 50 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 51 #define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */ 52 53 /* 54 * sysclk for MPC85xx 55 * 56 * Two valid values are: 57 * 33000000 58 * 66000000 59 * 60 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 61 * is likely the desired value here, so that is now the default. 62 * The board, however, can run at 66MHz. In any event, this value 63 * must match the settings of some switches. Details can be found 64 * in the README.mpc85xxads. 65 */ 66 67 #ifndef CONFIG_SYS_CLK_FREQ 68 #define CONFIG_SYS_CLK_FREQ 33000000 69 #endif 70 71 72 /* 73 * These can be toggled for performance analysis, otherwise use default. 74 */ 75 #define CONFIG_L2_CACHE /* toggle L2 cache */ 76 #define CONFIG_BTB /* toggle branch predition */ 77 78 #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ 79 80 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 81 #define CONFIG_SYS_MEMTEST_END 0x00400000 82 83 84 /* 85 * Base addresses -- Note these are effective addresses where the 86 * actual resources get mapped (not physical addresses) 87 */ 88 #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 89 #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 90 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ 91 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 92 93 /* DDR Setup */ 94 #define CONFIG_FSL_DDR1 95 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 96 #define CONFIG_DDR_SPD 97 #undef CONFIG_FSL_DDR_INTERACTIVE 98 99 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 100 101 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 102 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 103 104 #define CONFIG_NUM_DDR_CONTROLLERS 1 105 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 106 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 107 108 /* I2C addresses of SPD EEPROMs */ 109 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 110 111 /* These are used when DDR doesn't use SPD. */ 112 #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */ 113 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ 114 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002 115 #define CONFIG_SYS_DDR_TIMING_1 0x37344321 116 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 117 #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 118 #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ 119 #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ 120 121 /* 122 * SDRAM on the Local Bus 123 */ 124 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 125 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 126 127 #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 128 #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */ 129 130 #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ 131 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 132 #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ 133 #undef CONFIG_SYS_FLASH_CHECKSUM 134 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 135 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 136 137 #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 138 139 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 140 #define CONFIG_SYS_RAMBOOT 141 #else 142 #undef CONFIG_SYS_RAMBOOT 143 #endif 144 145 #define CONFIG_FLASH_CFI_DRIVER 146 #define CONFIG_SYS_FLASH_CFI 147 #define CONFIG_SYS_FLASH_EMPTY_INFO 148 149 #undef CONFIG_CLOCKS_IN_MHZ 150 151 152 /* 153 * Local Bus Definitions 154 */ 155 156 /* 157 * Base Register 2 and Option Register 2 configure SDRAM. 158 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 159 * 160 * For BR2, need: 161 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 162 * port-size = 32-bits = BR2[19:20] = 11 163 * no parity checking = BR2[21:22] = 00 164 * SDRAM for MSEL = BR2[24:26] = 011 165 * Valid = BR[31] = 1 166 * 167 * 0 4 8 12 16 20 24 28 168 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 169 * 170 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 171 * FIXME: the top 17 bits of BR2. 172 */ 173 174 #define CONFIG_SYS_BR2_PRELIM 0xf0001861 175 176 /* 177 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 178 * 179 * For OR2, need: 180 * 64MB mask for AM, OR2[0:7] = 1111 1100 181 * XAM, OR2[17:18] = 11 182 * 9 columns OR2[19-21] = 010 183 * 13 rows OR2[23-25] = 100 184 * EAD set for extra time OR[31] = 1 185 * 186 * 0 4 8 12 16 20 24 28 187 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 188 */ 189 190 #define CONFIG_SYS_OR2_PRELIM 0xfc006901 191 192 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 193 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 194 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 195 #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ 196 197 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \ 198 | LSDMR_RFCR5 \ 199 | LSDMR_PRETOACT3 \ 200 | LSDMR_ACTTORW3 \ 201 | LSDMR_BL8 \ 202 | LSDMR_WRC2 \ 203 | LSDMR_CL3 \ 204 | LSDMR_RFEN \ 205 ) 206 207 /* 208 * SDRAM Controller configuration sequence. 209 */ 210 #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 211 #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 212 #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 213 #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 214 #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 215 216 217 /* 218 * 32KB, 8-bit wide for ADS config reg 219 */ 220 #define CONFIG_SYS_BR4_PRELIM 0xf8000801 221 #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1 222 #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000) 223 224 #define CONFIG_SYS_INIT_RAM_LOCK 1 225 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 226 #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 227 228 #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 229 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 230 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 231 232 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 233 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 234 235 /* Serial Port */ 236 #define CONFIG_CONS_ON_SCC /* define if console on SCC */ 237 #undef CONFIG_CONS_NONE /* define if console on something else */ 238 #define CONFIG_CONS_INDEX 1 /* which serial channel for console */ 239 240 #define CONFIG_BAUDRATE 115200 241 242 #define CONFIG_SYS_BAUDRATE_TABLE \ 243 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 244 245 /* Use the HUSH parser */ 246 #define CONFIG_SYS_HUSH_PARSER 247 #ifdef CONFIG_SYS_HUSH_PARSER 248 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 249 #endif 250 251 /* pass open firmware flat tree */ 252 #define CONFIG_OF_LIBFDT 1 253 #define CONFIG_OF_BOARD_SETUP 1 254 #define CONFIG_OF_STDOUT_VIA_ALIAS 1 255 256 #define CONFIG_SYS_64BIT_VSPRINTF 1 257 #define CONFIG_SYS_64BIT_STRTOUL 1 258 259 /* 260 * I2C 261 */ 262 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 263 #define CONFIG_HARD_I2C /* I2C with hardware support*/ 264 #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 265 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 266 #define CONFIG_SYS_I2C_SLAVE 0x7F 267 #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 268 #define CONFIG_SYS_I2C_OFFSET 0x3000 269 270 /* RapidIO MMU */ 271 #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */ 272 #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */ 273 #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000 274 #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ 275 276 /* 277 * General PCI 278 * Memory space is mapped 1-1, but I/O space must start from 0. 279 */ 280 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 281 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 282 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 283 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 284 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 285 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 286 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 287 #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ 288 289 #if defined(CONFIG_PCI) 290 291 #define CONFIG_NET_MULTI 292 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 293 294 #undef CONFIG_EEPRO100 295 #undef CONFIG_TULIP 296 297 #if !defined(CONFIG_PCI_PNP) 298 #define PCI_ENET0_IOADDR 0xe0000000 299 #define PCI_ENET0_MEMADDR 0xe0000000 300 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 301 #endif 302 303 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 304 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 305 306 #endif /* CONFIG_PCI */ 307 308 309 #ifdef CONFIG_TSEC_ENET 310 311 #ifndef CONFIG_NET_MULTI 312 #define CONFIG_NET_MULTI 1 313 #endif 314 315 #ifndef CONFIG_MII 316 #define CONFIG_MII 1 /* MII PHY management */ 317 #endif 318 #define CONFIG_TSEC1 1 319 #define CONFIG_TSEC1_NAME "TSEC0" 320 #define CONFIG_TSEC2 1 321 #define CONFIG_TSEC2_NAME "TSEC1" 322 #define TSEC1_PHY_ADDR 0 323 #define TSEC2_PHY_ADDR 1 324 #define TSEC1_PHYIDX 0 325 #define TSEC2_PHYIDX 0 326 #define TSEC1_FLAGS TSEC_GIGABIT 327 #define TSEC2_FLAGS TSEC_GIGABIT 328 329 /* Options are: TSEC[0-1] */ 330 #define CONFIG_ETHPRIME "TSEC0" 331 332 #endif /* CONFIG_TSEC_ENET */ 333 334 #ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */ 335 336 #undef CONFIG_ETHER_NONE /* define if ether on something else */ 337 #define CONFIG_ETHER_INDEX 2 /* which channel for ether */ 338 339 #if (CONFIG_ETHER_INDEX == 2) 340 /* 341 * - Rx-CLK is CLK13 342 * - Tx-CLK is CLK14 343 * - Select bus for bd/buffers 344 * - Full duplex 345 */ 346 #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) 347 #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) 348 #define CONFIG_SYS_CPMFCR_RAMTYPE 0 349 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE) 350 #define FETH2_RST 0x01 351 #elif (CONFIG_ETHER_INDEX == 3) 352 /* need more definitions here for FE3 */ 353 #define FETH3_RST 0x80 354 #endif /* CONFIG_ETHER_INDEX */ 355 356 #ifndef CONFIG_MII 357 #define CONFIG_MII 1 /* MII PHY management */ 358 #endif 359 360 #define CONFIG_BITBANGMII /* bit-bang MII PHY management */ 361 362 /* 363 * GPIO pins used for bit-banged MII communications 364 */ 365 #define MDIO_PORT 2 /* Port C */ 366 #define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \ 367 (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT ) 368 #define MDC_DECLARE MDIO_DECLARE 369 370 #define MDIO_ACTIVE (iop->pdir |= 0x00400000) 371 #define MDIO_TRISTATE (iop->pdir &= ~0x00400000) 372 #define MDIO_READ ((iop->pdat & 0x00400000) != 0) 373 374 #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \ 375 else iop->pdat &= ~0x00400000 376 377 #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \ 378 else iop->pdat &= ~0x00200000 379 380 #define MIIDELAY udelay(1) 381 382 #endif 383 384 385 /* 386 * Environment 387 */ 388 #ifndef CONFIG_SYS_RAMBOOT 389 #define CONFIG_ENV_IS_IN_FLASH 1 390 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 391 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 392 #define CONFIG_ENV_SIZE 0x2000 393 #else 394 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 395 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 396 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 397 #define CONFIG_ENV_SIZE 0x2000 398 #endif 399 400 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 401 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 402 403 /* 404 * BOOTP options 405 */ 406 #define CONFIG_BOOTP_BOOTFILESIZE 407 #define CONFIG_BOOTP_BOOTPATH 408 #define CONFIG_BOOTP_GATEWAY 409 #define CONFIG_BOOTP_HOSTNAME 410 411 412 /* 413 * Command line configuration. 414 */ 415 #include <config_cmd_default.h> 416 417 #define CONFIG_CMD_PING 418 #define CONFIG_CMD_I2C 419 #define CONFIG_CMD_ELF 420 #define CONFIG_CMD_IRQ 421 #define CONFIG_CMD_SETEXPR 422 423 #if defined(CONFIG_PCI) 424 #define CONFIG_CMD_PCI 425 #endif 426 427 #if defined(CONFIG_ETHER_ON_FCC) 428 #define CONFIG_CMD_MII 429 #endif 430 431 #if defined(CONFIG_SYS_RAMBOOT) 432 #undef CONFIG_CMD_SAVEENV 433 #undef CONFIG_CMD_LOADS 434 #endif 435 436 437 #undef CONFIG_WATCHDOG /* watchdog disabled */ 438 439 /* 440 * Miscellaneous configurable options 441 */ 442 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 443 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 444 #define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */ 445 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 446 447 #if defined(CONFIG_CMD_KGDB) 448 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 449 #else 450 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 451 #endif 452 453 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 454 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 455 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 456 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 457 458 /* 459 * For booting Linux, the board info and command line data 460 * have to be in the first 16 MB of memory, since this is 461 * the maximum mapped by the Linux kernel during initialization. 462 */ 463 #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/ 464 465 /* 466 * Internal Definitions 467 * 468 * Boot Flags 469 */ 470 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 471 #define BOOTFLAG_WARM 0x02 /* Software reboot */ 472 473 #if defined(CONFIG_CMD_KGDB) 474 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 475 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 476 #endif 477 478 479 /* 480 * Environment Configuration 481 */ 482 483 /* The mac addresses for all ethernet interface */ 484 #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC) 485 #define CONFIG_HAS_ETH0 486 #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 487 #define CONFIG_HAS_ETH1 488 #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 489 #define CONFIG_HAS_ETH2 490 #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 491 #define CONFIG_HAS_ETH3 492 #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 493 #endif 494 495 #define CONFIG_IPADDR 192.168.1.253 496 497 #define CONFIG_HOSTNAME unknown 498 #define CONFIG_ROOTPATH /nfsroot 499 #define CONFIG_BOOTFILE your.uImage 500 501 #define CONFIG_SERVERIP 192.168.1.1 502 #define CONFIG_GATEWAYIP 192.168.1.1 503 #define CONFIG_NETMASK 255.255.255.0 504 505 #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 506 507 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 508 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 509 510 #define CONFIG_BAUDRATE 115200 511 512 #define CONFIG_EXTRA_ENV_SETTINGS \ 513 "netdev=eth0\0" \ 514 "consoledev=ttyCPM\0" \ 515 "ramdiskaddr=1000000\0" \ 516 "ramdiskfile=your.ramdisk.u-boot\0" \ 517 "fdtaddr=400000\0" \ 518 "fdtfile=mpc8560ads.dtb\0" 519 520 #define CONFIG_NFSBOOTCOMMAND \ 521 "setenv bootargs root=/dev/nfs rw " \ 522 "nfsroot=$serverip:$rootpath " \ 523 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 524 "console=$consoledev,$baudrate $othbootargs;" \ 525 "tftp $loadaddr $bootfile;" \ 526 "tftp $fdtaddr $fdtfile;" \ 527 "bootm $loadaddr - $fdtaddr" 528 529 #define CONFIG_RAMBOOTCOMMAND \ 530 "setenv bootargs root=/dev/ram rw " \ 531 "console=$consoledev,$baudrate $othbootargs;" \ 532 "tftp $ramdiskaddr $ramdiskfile;" \ 533 "tftp $loadaddr $bootfile;" \ 534 "tftp $fdtaddr $fdtfile;" \ 535 "bootm $loadaddr $ramdiskaddr $fdtaddr" 536 537 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 538 539 #endif /* __CONFIG_H */ 540