xref: /openbmc/u-boot/include/configs/MPC8544DS.h (revision 6e80f5aa)
1 /*
2  * Copyright 2007 Freescale Semiconductor, Inc.
3  *
4  * See file CREDITS for list of people who contributed to this
5  * project.
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License as
9  * published by the Free Software Foundation; either version 2 of
10  * the License, or (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program; if not, write to the Free Software
19  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20  * MA 02111-1307 USA
21  */
22 
23 /*
24  * mpc8544ds board configuration file
25  *
26  */
27 #ifndef __CONFIG_H
28 #define __CONFIG_H
29 
30 /* High Level Configuration Options */
31 #define CONFIG_BOOKE		1	/* BOOKE */
32 #define CONFIG_E500		1	/* BOOKE e500 family */
33 #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
34 #define CONFIG_MPC8544		1
35 #define CONFIG_MPC8544DS	1
36 
37 #define CONFIG_PCI		1	/* Enable PCI/PCIE */
38 #define CONFIG_PCI1		1	/* PCI controller 1 */
39 #define CONFIG_PCIE1		1	/* PCIE controler 1 (slot 1) */
40 #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot 2) */
41 #define CONFIG_PCIE3		1	/* PCIE controler 3 (ULI bridge) */
42 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
43 #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
44 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
45 
46 #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
47 
48 #define CONFIG_TSEC_ENET		/* tsec ethernet support */
49 #define CONFIG_ENV_OVERWRITE
50 #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
51 
52 /*
53  * When initializing flash, if we cannot find the manufacturer ID,
54  * assume this is the AMD flash associated with the CDS board.
55  * This allows booting from a promjet.
56  */
57 #define CONFIG_ASSUME_AMD_FLASH
58 
59 #ifndef __ASSEMBLY__
60 extern unsigned long get_board_sys_clk(unsigned long dummy);
61 #endif
62 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC85xx */
63 
64 /*
65  * These can be toggled for performance analysis, otherwise use default.
66  */
67 #define CONFIG_L2_CACHE			/* toggle L2 cache */
68 #define CONFIG_BTB			/* toggle branch predition */
69 #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
70 
71 /*
72  * Only possible on E500 Version 2 or newer cores.
73  */
74 #define CONFIG_ENABLE_36BIT_PHYS	1
75 
76 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
77 #define CONFIG_SYS_MEMTEST_END		0x00400000
78 #define CONFIG_PANIC_HANG	/* do not reset board on panic */
79 
80 /*
81  * Base addresses -- Note these are effective addresses where the
82  * actual resources get mapped (not physical addresses)
83  */
84 #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
85 #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
86 #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
87 #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
88 
89 #define CONFIG_SYS_PCI1_ADDR		(CONFIG_SYS_CCSRBAR+0x8000)
90 #define CONFIG_SYS_PCIE1_ADDR		(CONFIG_SYS_CCSRBAR+0xa000)
91 #define CONFIG_SYS_PCIE2_ADDR		(CONFIG_SYS_CCSRBAR+0x9000)
92 #define CONFIG_SYS_PCIE3_ADDR		(CONFIG_SYS_CCSRBAR+0xb000)
93 
94 /* DDR Setup */
95 #define CONFIG_FSL_DDR2
96 #undef CONFIG_FSL_DDR_INTERACTIVE
97 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
98 #define CONFIG_DDR_SPD
99 
100 #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
101 #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
102 
103 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
104 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
105 #define CONFIG_VERY_BIG_RAM
106 
107 #define CONFIG_NUM_DDR_CONTROLLERS	1
108 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
109 #define CONFIG_CHIP_SELECTS_PER_CTRL	2
110 
111 /* I2C addresses of SPD EEPROMs */
112 #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
113 
114 /* Make sure required options are set */
115 #ifndef CONFIG_SPD_EEPROM
116 #error ("CONFIG_SPD_EEPROM is required")
117 #endif
118 
119 #undef CONFIG_CLOCKS_IN_MHZ
120 
121 /*
122  * Memory map
123  *
124  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
125  *
126  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
127  *
128  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
129  *
130  * 0xe000_0000	0xe00f_ffff	CCSR			1M non-cacheable
131  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
132  *
133  * Localbus cacheable
134  *
135  * 0xf000_0000	0xf3ff_ffff	SDRAM			64M Cacheable
136  * 0xf401_0000	0xf401_3fff	L1 for stack		4K Cacheable TLB0
137  *
138  * Localbus non-cacheable
139  *
140  * 0xf800_0000	0xf80f_ffff	NVRAM/CADMUS (*)	1M non-cacheable
141  * 0xff00_0000	0xff7f_ffff	FLASH (2nd bank)	8M non-cacheable
142  * 0xff80_0000	0xffff_ffff	FLASH (boot bank)	8M non-cacheable
143  *
144  */
145 
146 /*
147  * Local Bus Definitions
148  */
149 #define CONFIG_SYS_BOOT_BLOCK		0xfc000000	/* boot TLB */
150 
151 #define CONFIG_SYS_FLASH_BASE		0xff800000	/* start of FLASH 8M */
152 
153 #define CONFIG_SYS_BR0_PRELIM		0xff801001
154 #define CONFIG_SYS_BR1_PRELIM		0xfe801001
155 
156 #define CONFIG_SYS_OR0_PRELIM		0xff806e65
157 #define CONFIG_SYS_OR1_PRELIM		0xff806e65
158 
159 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE}
160 
161 #define CONFIG_SYS_FLASH_QUIET_TEST
162 #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
163 #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
164 #undef	CONFIG_SYS_FLASH_CHECKSUM
165 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
166 #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
167 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
168 
169 #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */
170 
171 #define CONFIG_FLASH_CFI_DRIVER
172 #define CONFIG_SYS_FLASH_CFI
173 #define CONFIG_SYS_FLASH_EMPTY_INFO
174 
175 #define CONFIG_SYS_LBC_NONCACHE_BASE	0xf8000000
176 
177 #define CONFIG_SYS_BR2_PRELIM		0xf8201001	/* port size 16bit */
178 #define CONFIG_SYS_OR2_PRELIM		0xfff06ff7	/* 1MB Compact Flash area*/
179 
180 #define CONFIG_SYS_BR3_PRELIM		0xf8100801	/* port size 8bit */
181 #define CONFIG_SYS_OR3_PRELIM		0xfff06ff7	/* 1MB PIXIS area*/
182 
183 #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
184 #define PIXIS_BASE	0xf8100000	/* PIXIS registers */
185 #define PIXIS_ID		0x0	/* Board ID at offset 0 */
186 #define PIXIS_VER		0x1	/* Board version at offset 1 */
187 #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
188 #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
189 #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch
190 					 * register */
191 #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
192 #define PIXIS_VCTL		0x10	/* VELA Control Register */
193 #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
194 #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
195 #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
196 #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
197 #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
198 #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
199 #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
200 #define PIXIS_VSPEED2		0x1d	/* VELA VSpeed 2 */
201 #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40    /* Reset altbank mask*/
202 #define PIXIS_VSPEED2_TSEC1SER	0x2
203 #define PIXIS_VSPEED2_TSEC3SER	0x1
204 #define PIXIS_VCFGEN1_TSEC1SER	0x20
205 #define PIXIS_VCFGEN1_TSEC3SER	0x40
206 #define PIXIS_VSPEED2_MASK	(PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
207 #define PIXIS_VCFGEN1_MASK	(PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
208 
209 
210 /* define to use L1 as initial stack */
211 #define CONFIG_L1_INIT_RAM
212 #define CONFIG_SYS_INIT_RAM_LOCK      1
213 #define CONFIG_SYS_INIT_RAM_ADDR      0xf4010000      /* Initial L1 address */
214 #define CONFIG_SYS_INIT_RAM_END       0x00004000      /* End of used area in RAM */
215 
216 
217 #define CONFIG_SYS_GBL_DATA_SIZE	128	/* num bytes initial data */
218 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
219 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
220 
221 #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
222 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
223 
224 /* Serial Port - controlled on board with jumper J8
225  * open - index 2
226  * shorted - index 1
227  */
228 #define CONFIG_CONS_INDEX	1
229 #undef	CONFIG_SERIAL_SOFTWARE_FIFO
230 #define CONFIG_SYS_NS16550
231 #define CONFIG_SYS_NS16550_SERIAL
232 #define CONFIG_SYS_NS16550_REG_SIZE	1
233 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
234 
235 #define CONFIG_SYS_BAUDRATE_TABLE	\
236 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
237 
238 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
239 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
240 
241 /* Use the HUSH parser */
242 #define CONFIG_SYS_HUSH_PARSER
243 #ifdef	CONFIG_SYS_HUSH_PARSER
244 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
245 #endif
246 
247 /* pass open firmware flat tree */
248 #define CONFIG_OF_LIBFDT		1
249 #define CONFIG_OF_BOARD_SETUP		1
250 #define CONFIG_OF_STDOUT_VIA_ALIAS	1
251 
252 #define CONFIG_SYS_64BIT_STRTOUL		1
253 #define CONFIG_SYS_64BIT_VSPRINTF		1
254 
255 /* I2C */
256 #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
257 #define CONFIG_HARD_I2C		/* I2C with hardware support */
258 #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
259 #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
260 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
261 #define CONFIG_SYS_I2C_SLAVE		0x7F
262 #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
263 #define CONFIG_SYS_I2C_OFFSET		0x3100
264 
265 /*
266  * General PCI
267  * Memory space is mapped 1-1, but I/O space must start from 0.
268  */
269 #define CONFIG_SYS_PCIE_PHYS		0x80000000	/* 1G PCIE TLB */
270 #define CONFIG_SYS_PCI_PHYS		0xc0000000	/* 512M PCI TLB */
271 
272 #define CONFIG_SYS_PCI1_MEM_BASE	0xc0000000
273 #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
274 #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
275 #define CONFIG_SYS_PCI1_IO_BASE	0x00000000
276 #define CONFIG_SYS_PCI1_IO_PHYS	0xe1000000
277 #define CONFIG_SYS_PCI1_IO_SIZE	0x00010000	/* 64k */
278 
279 /* controller 2, Slot 1, tgtid 1, Base address 9000 */
280 #define CONFIG_SYS_PCIE2_MEM_BASE	0x80000000
281 #define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BASE
282 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
283 #define CONFIG_SYS_PCIE2_IO_BASE	0x00000000
284 #define CONFIG_SYS_PCIE2_IO_PHYS	0xe1010000
285 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
286 
287 /* controller 1, Slot 2,tgtid 2, Base address a000 */
288 #define CONFIG_SYS_PCIE1_MEM_BASE	0xa0000000
289 #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BASE
290 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
291 #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
292 #define CONFIG_SYS_PCIE1_IO_PHYS	0xe1020000
293 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
294 
295 /* controller 3, direct to uli, tgtid 3, Base address b000 */
296 #define CONFIG_SYS_PCIE3_MEM_BASE	0xb0000000
297 #define CONFIG_SYS_PCIE3_MEM_PHYS	CONFIG_SYS_PCIE3_MEM_BASE
298 #define CONFIG_SYS_PCIE3_MEM_SIZE	0x00100000	/* 1M */
299 #define CONFIG_SYS_PCIE3_IO_BASE	0x00000000
300 #define CONFIG_SYS_PCIE3_IO_PHYS	0xb0100000	/* reuse mem LAW */
301 #define CONFIG_SYS_PCIE3_IO_SIZE	0x00100000	/* 1M */
302 #define CONFIG_SYS_PCIE3_MEM_BASE2	0xb0200000
303 #define CONFIG_SYS_PCIE3_MEM_PHYS2	CONFIG_SYS_PCIE3_MEM_BASE2
304 #define CONFIG_SYS_PCIE3_MEM_SIZE2	0x00200000	/* 1M */
305 
306 #if defined(CONFIG_PCI)
307 
308 /*PCIE video card used*/
309 #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE2_IO_PHYS
310 
311 /*PCI video card used*/
312 /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_PHYS*/
313 
314 /* video */
315 #define CONFIG_VIDEO
316 
317 #if defined(CONFIG_VIDEO)
318 #define CONFIG_BIOSEMU
319 #define CONFIG_CFB_CONSOLE
320 #define CONFIG_VIDEO_SW_CURSOR
321 #define CONFIG_VGA_AS_SINGLE_DEVICE
322 #define CONFIG_ATI_RADEON_FB
323 #define CONFIG_VIDEO_LOGO
324 /*#define CONFIG_CONSOLE_CURSOR*/
325 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
326 #endif
327 
328 #define CONFIG_NET_MULTI
329 #define CONFIG_PCI_PNP			/* do pci plug-and-play */
330 
331 #undef CONFIG_EEPRO100
332 #undef CONFIG_TULIP
333 #define CONFIG_RTL8139
334 
335 #ifdef CONFIG_RTL8139
336 /* This macro is used by RTL8139 but not defined in PPC architecture */
337 #define KSEG1ADDR(x)		(x)
338 #define _IO_BASE	0x00000000
339 #endif
340 
341 #ifndef CONFIG_PCI_PNP
342 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCI1_IO_BASE
343 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI1_IO_BASE
344 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
345 #endif
346 
347 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
348 #define CONFIG_DOS_PARTITION
349 #define CONFIG_SCSI_AHCI
350 
351 #ifdef CONFIG_SCSI_AHCI
352 #define CONFIG_SATA_ULI5288
353 #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
354 #define CONFIG_SYS_SCSI_MAX_LUN	1
355 #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
356 #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
357 #endif /* SCSCI */
358 
359 #endif	/* CONFIG_PCI */
360 
361 
362 #if defined(CONFIG_TSEC_ENET)
363 
364 #ifndef CONFIG_NET_MULTI
365 #define CONFIG_NET_MULTI	1
366 #endif
367 
368 #define CONFIG_MII		1	/* MII PHY management */
369 #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
370 #define CONFIG_TSEC1	1
371 #define CONFIG_TSEC1_NAME	"eTSEC1"
372 #define CONFIG_TSEC3	1
373 #define CONFIG_TSEC3_NAME	"eTSEC3"
374 
375 #define CONFIG_PIXIS_SGMII_CMD
376 #define CONFIG_FSL_SGMII_RISER	1
377 #define SGMII_RISER_PHY_OFFSET	0x1c
378 
379 #define TSEC1_PHY_ADDR		0
380 #define TSEC3_PHY_ADDR		1
381 
382 #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
383 #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
384 
385 #define TSEC1_PHYIDX		0
386 #define TSEC3_PHYIDX		0
387 
388 #define CONFIG_ETHPRIME		"eTSEC1"
389 
390 #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
391 #endif	/* CONFIG_TSEC_ENET */
392 
393 /*
394  * Environment
395  */
396 #define CONFIG_ENV_IS_IN_FLASH	1
397 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
398 #define CONFIG_ENV_ADDR		0xfff80000
399 #else
400 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x70000)
401 #endif
402 #define CONFIG_ENV_SIZE		0x2000
403 #define CONFIG_ENV_SECT_SIZE	0x10000 /* 64K (one sector) */
404 
405 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
406 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
407 
408 /*
409  * BOOTP options
410  */
411 #define CONFIG_BOOTP_BOOTFILESIZE
412 #define CONFIG_BOOTP_BOOTPATH
413 #define CONFIG_BOOTP_GATEWAY
414 #define CONFIG_BOOTP_HOSTNAME
415 
416 
417 /*
418  * Command line configuration.
419  */
420 #include <config_cmd_default.h>
421 
422 #define CONFIG_CMD_PING
423 #define CONFIG_CMD_I2C
424 #define CONFIG_CMD_MII
425 #define CONFIG_CMD_ELF
426 #define CONFIG_CMD_IRQ
427 #define CONFIG_CMD_SETEXPR
428 
429 #if defined(CONFIG_PCI)
430     #define CONFIG_CMD_PCI
431     #define CONFIG_CMD_BEDBUG
432     #define CONFIG_CMD_NET
433     #define CONFIG_CMD_SCSI
434     #define CONFIG_CMD_EXT2
435 #endif
436 
437 
438 #undef CONFIG_WATCHDOG			/* watchdog disabled */
439 
440 /*
441  * Miscellaneous configurable options
442  */
443 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
444 #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
445 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
446 #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
447 #if defined(CONFIG_CMD_KGDB)
448 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
449 #else
450 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
451 #endif
452 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
453 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
454 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
455 #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
456 
457 /*
458  * For booting Linux, the board info and command line data
459  * have to be in the first 8 MB of memory, since this is
460  * the maximum mapped by the Linux kernel during initialization.
461  */
462 #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
463 
464 /*
465  * Internal Definitions
466  *
467  * Boot Flags
468  */
469 #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
470 #define BOOTFLAG_WARM	0x02		/* Software reboot */
471 
472 #if defined(CONFIG_CMD_KGDB)
473 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
474 #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
475 #endif
476 
477 /*
478  * Environment Configuration
479  */
480 
481 /* The mac addresses for all ethernet interface */
482 #if defined(CONFIG_TSEC_ENET)
483 #define CONFIG_HAS_ETH0
484 #define CONFIG_ETHADDR	00:E0:0C:02:00:FD
485 #define CONFIG_HAS_ETH1
486 #define CONFIG_ETH1ADDR	00:E0:0C:02:01:FD
487 #endif
488 
489 #define CONFIG_IPADDR	192.168.1.251
490 
491 #define CONFIG_HOSTNAME	8544ds_unknown
492 #define CONFIG_ROOTPATH	/nfs/mpc85xx
493 #define CONFIG_BOOTFILE	8544ds/uImage.uboot
494 #define CONFIG_UBOOTPATH	8544ds/u-boot.bin	/* TFTP server */
495 
496 #define CONFIG_SERVERIP	192.168.1.1
497 #define CONFIG_GATEWAYIP 192.168.1.1
498 #define CONFIG_NETMASK	255.255.0.0
499 
500 #define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
501 
502 #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
503 #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
504 
505 #define CONFIG_BAUDRATE	115200
506 
507 #define	CONFIG_EXTRA_ENV_SETTINGS				\
508  "netdev=eth0\0"						\
509  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
510  "tftpflash=tftpboot $loadaddr $uboot; "			\
511 	"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
512 	"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
513 	"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
514 	"protect on " MK_STR(TEXT_BASE) " +$filesize; "		\
515 	"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
516  "consoledev=ttyS0\0"				\
517  "ramdiskaddr=2000000\0"			\
518  "ramdiskfile=8544ds/ramdisk.uboot\0"		\
519  "fdtaddr=c00000\0"				\
520  "fdtfile=8544ds/mpc8544ds.dtb\0"		\
521  "bdev=sda3\0"
522 
523 #define CONFIG_NFSBOOTCOMMAND		\
524  "setenv bootargs root=/dev/nfs rw "	\
525  "nfsroot=$serverip:$rootpath "		\
526  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
527  "console=$consoledev,$baudrate $othbootargs;"	\
528  "tftp $loadaddr $bootfile;"		\
529  "tftp $fdtaddr $fdtfile;"		\
530  "bootm $loadaddr - $fdtaddr"
531 
532 #define CONFIG_RAMBOOTCOMMAND		\
533  "setenv bootargs root=/dev/ram rw "	\
534  "console=$consoledev,$baudrate $othbootargs;"	\
535  "tftp $ramdiskaddr $ramdiskfile;"	\
536  "tftp $loadaddr $bootfile;"		\
537  "tftp $fdtaddr $fdtfile;"		\
538  "bootm $loadaddr $ramdiskaddr $fdtaddr"
539 
540 #define CONFIG_BOOTCOMMAND		\
541  "setenv bootargs root=/dev/$bdev rw "	\
542  "console=$consoledev,$baudrate $othbootargs;"	\
543  "tftp $loadaddr $bootfile;"		\
544  "tftp $fdtaddr $fdtfile;"		\
545  "bootm $loadaddr - $fdtaddr"
546 
547 #endif	/* __CONFIG_H */
548