1 /* 2 * Copyright 2004, 2011 Freescale Semiconductor. 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 /* 8 * mpc8541cds board configuration file 9 * 10 * Please refer to doc/README.mpc85xxcds for more info. 11 * 12 */ 13 #ifndef __CONFIG_H 14 #define __CONFIG_H 15 16 /* High Level Configuration Options */ 17 #define CONFIG_BOOKE 1 /* BOOKE */ 18 #define CONFIG_E500 1 /* BOOKE e500 family */ 19 #define CONFIG_CPM2 1 /* has CPM2 */ 20 #define CONFIG_MPC8541 1 /* MPC8541 specific */ 21 #define CONFIG_MPC8541CDS 1 /* MPC8541CDS board specific */ 22 23 #define CONFIG_SYS_TEXT_BASE 0xfff80000 24 25 #define CONFIG_PCI 26 #define CONFIG_PCI_INDIRECT_BRIDGE 27 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 28 #define CONFIG_TSEC_ENET /* tsec ethernet support */ 29 #define CONFIG_ENV_OVERWRITE 30 31 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 32 33 #define CONFIG_FSL_VIA 34 35 #ifndef __ASSEMBLY__ 36 extern unsigned long get_clock_freq(void); 37 #endif 38 #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ 39 40 /* 41 * These can be toggled for performance analysis, otherwise use default. 42 */ 43 #define CONFIG_L2_CACHE /* toggle L2 cache */ 44 #define CONFIG_BTB /* toggle branch predition */ 45 46 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 47 #define CONFIG_SYS_MEMTEST_END 0x00400000 48 49 #define CONFIG_SYS_CCSRBAR 0xe0000000 50 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 51 52 /* DDR Setup */ 53 #define CONFIG_SYS_FSL_DDR1 54 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 55 #define CONFIG_DDR_SPD 56 #undef CONFIG_FSL_DDR_INTERACTIVE 57 58 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 59 60 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 61 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 62 63 #define CONFIG_NUM_DDR_CONTROLLERS 1 64 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 65 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 66 67 /* I2C addresses of SPD EEPROMs */ 68 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 69 70 /* 71 * Make sure required options are set 72 */ 73 #ifndef CONFIG_SPD_EEPROM 74 #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS") 75 #endif 76 77 #undef CONFIG_CLOCKS_IN_MHZ 78 79 /* 80 * Local Bus Definitions 81 */ 82 83 /* 84 * FLASH on the Local Bus 85 * Two banks, 8M each, using the CFI driver. 86 * Boot from BR0/OR0 bank at 0xff00_0000 87 * Alternate BR1/OR1 bank at 0xff80_0000 88 * 89 * BR0, BR1: 90 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 91 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 92 * Port Size = 16 bits = BRx[19:20] = 10 93 * Use GPCM = BRx[24:26] = 000 94 * Valid = BRx[31] = 1 95 * 96 * 0 4 8 12 16 20 24 28 97 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 98 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 99 * 100 * OR0, OR1: 101 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 102 * Reserved ORx[17:18] = 11, confusion here? 103 * CSNT = ORx[20] = 1 104 * ACS = half cycle delay = ORx[21:22] = 11 105 * SCY = 6 = ORx[24:27] = 0110 106 * TRLX = use relaxed timing = ORx[29] = 1 107 * EAD = use external address latch delay = OR[31] = 1 108 * 109 * 0 4 8 12 16 20 24 28 110 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 111 */ 112 113 #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */ 114 115 #define CONFIG_SYS_BR0_PRELIM 0xff801001 116 #define CONFIG_SYS_BR1_PRELIM 0xff001001 117 118 #define CONFIG_SYS_OR0_PRELIM 0xff806e65 119 #define CONFIG_SYS_OR1_PRELIM 0xff806e65 120 121 #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} 122 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 123 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 124 #undef CONFIG_SYS_FLASH_CHECKSUM 125 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 126 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 127 128 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 129 130 #define CONFIG_FLASH_CFI_DRIVER 131 #define CONFIG_SYS_FLASH_CFI 132 #define CONFIG_SYS_FLASH_EMPTY_INFO 133 134 /* 135 * SDRAM on the Local Bus 136 */ 137 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 138 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 139 140 /* 141 * Base Register 2 and Option Register 2 configure SDRAM. 142 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 143 * 144 * For BR2, need: 145 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 146 * port-size = 32-bits = BR2[19:20] = 11 147 * no parity checking = BR2[21:22] = 00 148 * SDRAM for MSEL = BR2[24:26] = 011 149 * Valid = BR[31] = 1 150 * 151 * 0 4 8 12 16 20 24 28 152 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 153 * 154 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 155 * FIXME: the top 17 bits of BR2. 156 */ 157 158 #define CONFIG_SYS_BR2_PRELIM 0xf0001861 159 160 /* 161 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 162 * 163 * For OR2, need: 164 * 64MB mask for AM, OR2[0:7] = 1111 1100 165 * XAM, OR2[17:18] = 11 166 * 9 columns OR2[19-21] = 010 167 * 13 rows OR2[23-25] = 100 168 * EAD set for extra time OR[31] = 1 169 * 170 * 0 4 8 12 16 20 24 28 171 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 172 */ 173 174 #define CONFIG_SYS_OR2_PRELIM 0xfc006901 175 176 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 177 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 178 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 179 #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 180 181 /* 182 * Common settings for all Local Bus SDRAM commands. 183 * At run time, either BSMA1516 (for CPU 1.1) 184 * or BSMA1617 (for CPU 1.0) (old) 185 * is OR'ed in too. 186 */ 187 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 188 | LSDMR_PRETOACT7 \ 189 | LSDMR_ACTTORW7 \ 190 | LSDMR_BL8 \ 191 | LSDMR_WRC4 \ 192 | LSDMR_CL3 \ 193 | LSDMR_RFEN \ 194 ) 195 196 /* 197 * The CADMUS registers are connected to CS3 on CDS. 198 * The new memory map places CADMUS at 0xf8000000. 199 * 200 * For BR3, need: 201 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 202 * port-size = 8-bits = BR[19:20] = 01 203 * no parity checking = BR[21:22] = 00 204 * GPMC for MSEL = BR[24:26] = 000 205 * Valid = BR[31] = 1 206 * 207 * 0 4 8 12 16 20 24 28 208 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 209 * 210 * For OR3, need: 211 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 212 * disable buffer ctrl OR[19] = 0 213 * CSNT OR[20] = 1 214 * ACS OR[21:22] = 11 215 * XACS OR[23] = 1 216 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 217 * SETA OR[28] = 0 218 * TRLX OR[29] = 1 219 * EHTR OR[30] = 1 220 * EAD extra time OR[31] = 1 221 * 222 * 0 4 8 12 16 20 24 28 223 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 224 */ 225 226 #define CONFIG_FSL_CADMUS 227 228 #define CADMUS_BASE_ADDR 0xf8000000 229 #define CONFIG_SYS_BR3_PRELIM 0xf8000801 230 #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7 231 232 #define CONFIG_SYS_INIT_RAM_LOCK 1 233 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 234 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 235 236 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 237 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 238 239 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 240 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 241 242 /* Serial Port */ 243 #define CONFIG_CONS_INDEX 2 244 #define CONFIG_SYS_NS16550_SERIAL 245 #define CONFIG_SYS_NS16550_REG_SIZE 1 246 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 247 248 #define CONFIG_SYS_BAUDRATE_TABLE \ 249 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 250 251 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 252 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 253 254 /* 255 * I2C 256 */ 257 #define CONFIG_SYS_I2C 258 #define CONFIG_SYS_I2C_FSL 259 #define CONFIG_SYS_FSL_I2C_SPEED 400000 260 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 261 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 262 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 263 264 /* EEPROM */ 265 #define CONFIG_ID_EEPROM 266 #define CONFIG_SYS_I2C_EEPROM_CCID 267 #define CONFIG_SYS_ID_EEPROM 268 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 269 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 270 271 /* 272 * General PCI 273 * Memory space is mapped 1-1, but I/O space must start from 0. 274 */ 275 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 276 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 277 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 278 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 279 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 280 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 281 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 282 #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ 283 284 #define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000 285 #define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000 286 #define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000 287 #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */ 288 #define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000 289 #define CONFIG_SYS_PCI2_IO_BUS 0x00000000 290 #define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000 291 #define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */ 292 293 #ifdef CONFIG_LEGACY 294 #define BRIDGE_ID 17 295 #define VIA_ID 2 296 #else 297 #define BRIDGE_ID 28 298 #define VIA_ID 4 299 #endif 300 301 #if defined(CONFIG_PCI) 302 303 #define CONFIG_MPC85XX_PCI2 304 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 305 306 #undef CONFIG_EEPRO100 307 #undef CONFIG_TULIP 308 309 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 310 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 311 312 #endif /* CONFIG_PCI */ 313 314 #if defined(CONFIG_TSEC_ENET) 315 316 #define CONFIG_MII 1 /* MII PHY management */ 317 #define CONFIG_TSEC1 1 318 #define CONFIG_TSEC1_NAME "TSEC0" 319 #define CONFIG_TSEC2 1 320 #define CONFIG_TSEC2_NAME "TSEC1" 321 #define TSEC1_PHY_ADDR 0 322 #define TSEC2_PHY_ADDR 1 323 #define TSEC1_PHYIDX 0 324 #define TSEC2_PHYIDX 0 325 #define TSEC1_FLAGS TSEC_GIGABIT 326 #define TSEC2_FLAGS TSEC_GIGABIT 327 328 /* Options are: TSEC[0-1] */ 329 #define CONFIG_ETHPRIME "TSEC0" 330 331 #endif /* CONFIG_TSEC_ENET */ 332 333 /* 334 * Environment 335 */ 336 #define CONFIG_ENV_IS_IN_FLASH 1 337 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 338 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 339 #define CONFIG_ENV_SIZE 0x2000 340 341 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 342 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 343 344 /* 345 * BOOTP options 346 */ 347 #define CONFIG_BOOTP_BOOTFILESIZE 348 #define CONFIG_BOOTP_BOOTPATH 349 #define CONFIG_BOOTP_GATEWAY 350 #define CONFIG_BOOTP_HOSTNAME 351 352 /* 353 * Command line configuration. 354 */ 355 #define CONFIG_CMD_IRQ 356 #define CONFIG_CMD_REGINFO 357 358 #if defined(CONFIG_PCI) 359 #define CONFIG_CMD_PCI 360 #endif 361 362 #undef CONFIG_WATCHDOG /* watchdog disabled */ 363 364 /* 365 * Miscellaneous configurable options 366 */ 367 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 368 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 369 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 370 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 371 #if defined(CONFIG_CMD_KGDB) 372 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 373 #else 374 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 375 #endif 376 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 377 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 378 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 379 380 /* 381 * For booting Linux, the board info and command line data 382 * have to be in the first 64 MB of memory, since this is 383 * the maximum mapped by the Linux kernel during initialization. 384 */ 385 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 386 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 387 388 #if defined(CONFIG_CMD_KGDB) 389 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 390 #endif 391 392 /* 393 * Environment Configuration 394 */ 395 396 /* The mac addresses for all ethernet interface */ 397 #if defined(CONFIG_TSEC_ENET) 398 #define CONFIG_HAS_ETH0 399 #define CONFIG_HAS_ETH1 400 #define CONFIG_HAS_ETH2 401 #endif 402 403 #define CONFIG_IPADDR 192.168.1.253 404 405 #define CONFIG_HOSTNAME unknown 406 #define CONFIG_ROOTPATH "/nfsroot" 407 #define CONFIG_BOOTFILE "your.uImage" 408 409 #define CONFIG_SERVERIP 192.168.1.1 410 #define CONFIG_GATEWAYIP 192.168.1.1 411 #define CONFIG_NETMASK 255.255.255.0 412 413 #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 414 415 #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 416 417 #define CONFIG_BAUDRATE 115200 418 419 #define CONFIG_EXTRA_ENV_SETTINGS \ 420 "netdev=eth0\0" \ 421 "consoledev=ttyS1\0" \ 422 "ramdiskaddr=600000\0" \ 423 "ramdiskfile=your.ramdisk.u-boot\0" \ 424 "fdtaddr=400000\0" \ 425 "fdtfile=your.fdt.dtb\0" 426 427 #define CONFIG_NFSBOOTCOMMAND \ 428 "setenv bootargs root=/dev/nfs rw " \ 429 "nfsroot=$serverip:$rootpath " \ 430 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 431 "console=$consoledev,$baudrate $othbootargs;" \ 432 "tftp $loadaddr $bootfile;" \ 433 "tftp $fdtaddr $fdtfile;" \ 434 "bootm $loadaddr - $fdtaddr" 435 436 #define CONFIG_RAMBOOTCOMMAND \ 437 "setenv bootargs root=/dev/ram rw " \ 438 "console=$consoledev,$baudrate $othbootargs;" \ 439 "tftp $ramdiskaddr $ramdiskfile;" \ 440 "tftp $loadaddr $bootfile;" \ 441 "bootm $loadaddr $ramdiskaddr" 442 443 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 444 445 #endif /* __CONFIG_H */ 446