1 /* 2 * Copyright 2004, 2011 Freescale Semiconductor. 3 * (C) Copyright 2002,2003 Motorola,Inc. 4 * Xianghua Xiao <X.Xiao@motorola.com> 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 /* 10 * mpc8540ads board configuration file 11 * 12 * Please refer to doc/README.mpc85xx for more info. 13 * 14 * Make sure you change the MAC address and other network params first, 15 * search for CONFIG_SERVERIP, etc in this file. 16 */ 17 18 #ifndef __CONFIG_H 19 #define __CONFIG_H 20 21 /* 22 * default CCARBAR is at 0xff700000 23 * assume U-Boot is less than 0.5MB 24 */ 25 26 #ifndef CONFIG_HAS_FEC 27 #define CONFIG_HAS_FEC 1 /* 8540 has FEC */ 28 #endif 29 30 #define CONFIG_PCI_INDIRECT_BRIDGE 31 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 32 #define CONFIG_TSEC_ENET /* tsec ethernet support */ 33 #define CONFIG_ENV_OVERWRITE 34 35 /* 36 * sysclk for MPC85xx 37 * 38 * Two valid values are: 39 * 33000000 40 * 66000000 41 * 42 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 43 * is likely the desired value here, so that is now the default. 44 * The board, however, can run at 66MHz. In any event, this value 45 * must match the settings of some switches. Details can be found 46 * in the README.mpc85xxads. 47 * 48 * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to 49 * 33MHz to accommodate, based on a PCI pin. 50 * Note that PCI-X won't work at 33MHz. 51 */ 52 53 #ifndef CONFIG_SYS_CLK_FREQ 54 #define CONFIG_SYS_CLK_FREQ 33000000 55 #endif 56 57 /* 58 * These can be toggled for performance analysis, otherwise use default. 59 */ 60 #define CONFIG_L2_CACHE /* toggle L2 cache */ 61 #define CONFIG_BTB /* toggle branch predition */ 62 63 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 64 #define CONFIG_SYS_MEMTEST_END 0x00400000 65 66 #define CONFIG_SYS_CCSRBAR 0xe0000000 67 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 68 69 /* DDR Setup */ 70 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 71 #define CONFIG_DDR_SPD 72 #undef CONFIG_FSL_DDR_INTERACTIVE 73 74 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 75 76 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 77 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 78 79 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 80 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 81 82 /* I2C addresses of SPD EEPROMs */ 83 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 84 85 /* These are used when DDR doesn't use SPD. */ 86 #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */ 87 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ 88 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002 89 #define CONFIG_SYS_DDR_TIMING_1 0x37344321 90 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 91 #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 92 #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ 93 #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ 94 95 /* 96 * SDRAM on the Local Bus 97 */ 98 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 99 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 100 101 #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 102 #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */ 103 104 #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ 105 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 106 #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ 107 #undef CONFIG_SYS_FLASH_CHECKSUM 108 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 109 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 110 111 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 112 113 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 114 #define CONFIG_SYS_RAMBOOT 115 #else 116 #undef CONFIG_SYS_RAMBOOT 117 #endif 118 119 #define CONFIG_FLASH_CFI_DRIVER 120 #define CONFIG_SYS_FLASH_CFI 121 #define CONFIG_SYS_FLASH_EMPTY_INFO 122 123 #undef CONFIG_CLOCKS_IN_MHZ 124 125 /* 126 * Local Bus Definitions 127 */ 128 129 /* 130 * Base Register 2 and Option Register 2 configure SDRAM. 131 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 132 * 133 * For BR2, need: 134 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 135 * port-size = 32-bits = BR2[19:20] = 11 136 * no parity checking = BR2[21:22] = 00 137 * SDRAM for MSEL = BR2[24:26] = 011 138 * Valid = BR[31] = 1 139 * 140 * 0 4 8 12 16 20 24 28 141 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 142 * 143 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 144 * FIXME: the top 17 bits of BR2. 145 */ 146 147 #define CONFIG_SYS_BR2_PRELIM 0xf0001861 148 149 /* 150 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 151 * 152 * For OR2, need: 153 * 64MB mask for AM, OR2[0:7] = 1111 1100 154 * XAM, OR2[17:18] = 11 155 * 9 columns OR2[19-21] = 010 156 * 13 rows OR2[23-25] = 100 157 * EAD set for extra time OR[31] = 1 158 * 159 * 0 4 8 12 16 20 24 28 160 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 161 */ 162 163 #define CONFIG_SYS_OR2_PRELIM 0xfc006901 164 165 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 166 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 167 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 168 #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ 169 170 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \ 171 | LSDMR_RFCR5 \ 172 | LSDMR_PRETOACT3 \ 173 | LSDMR_ACTTORW3 \ 174 | LSDMR_BL8 \ 175 | LSDMR_WRC2 \ 176 | LSDMR_CL3 \ 177 | LSDMR_RFEN \ 178 ) 179 180 /* 181 * SDRAM Controller configuration sequence. 182 */ 183 #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 184 #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 185 #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 186 #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 187 #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 188 189 /* 190 * 32KB, 8-bit wide for ADS config reg 191 */ 192 #define CONFIG_SYS_BR4_PRELIM 0xf8000801 193 #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1 194 #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000) 195 196 #define CONFIG_SYS_INIT_RAM_LOCK 1 197 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 198 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 199 200 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 201 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 202 203 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 204 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 205 206 /* Serial Port */ 207 #define CONFIG_CONS_INDEX 1 208 #define CONFIG_SYS_NS16550_SERIAL 209 #define CONFIG_SYS_NS16550_REG_SIZE 1 210 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 211 212 #define CONFIG_SYS_BAUDRATE_TABLE \ 213 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 214 215 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 216 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 217 218 /* 219 * I2C 220 */ 221 #define CONFIG_SYS_I2C 222 #define CONFIG_SYS_I2C_FSL 223 #define CONFIG_SYS_FSL_I2C_SPEED 400000 224 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 225 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 226 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 227 228 /* RapidIO MMU */ 229 #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */ 230 #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */ 231 #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000 232 #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ 233 234 /* 235 * General PCI 236 * Memory space is mapped 1-1, but I/O space must start from 0. 237 */ 238 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 239 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 240 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 241 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 242 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 243 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 244 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 245 #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ 246 247 #if defined(CONFIG_PCI) 248 #undef CONFIG_EEPRO100 249 #undef CONFIG_TULIP 250 251 #if !defined(CONFIG_PCI_PNP) 252 #define PCI_ENET0_IOADDR 0xe0000000 253 #define PCI_ENET0_MEMADDR 0xe0000000 254 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 255 #endif 256 257 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 258 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 259 260 #endif /* CONFIG_PCI */ 261 262 #if defined(CONFIG_TSEC_ENET) 263 264 #define CONFIG_MII 1 /* MII PHY management */ 265 #define CONFIG_TSEC1 1 266 #define CONFIG_TSEC1_NAME "TSEC0" 267 #define CONFIG_TSEC2 1 268 #define CONFIG_TSEC2_NAME "TSEC1" 269 #define TSEC1_PHY_ADDR 0 270 #define TSEC2_PHY_ADDR 1 271 #define TSEC1_PHYIDX 0 272 #define TSEC2_PHYIDX 0 273 #define TSEC1_FLAGS TSEC_GIGABIT 274 #define TSEC2_FLAGS TSEC_GIGABIT 275 276 #if CONFIG_HAS_FEC 277 #define CONFIG_MPC85XX_FEC 1 278 #define CONFIG_MPC85XX_FEC_NAME "FEC" 279 #define FEC_PHY_ADDR 3 280 #define FEC_PHYIDX 0 281 #define FEC_FLAGS 0 282 #endif 283 284 /* Options are: TSEC[0-1], FEC */ 285 #define CONFIG_ETHPRIME "TSEC0" 286 287 #endif /* CONFIG_TSEC_ENET */ 288 289 /* 290 * Environment 291 */ 292 #ifndef CONFIG_SYS_RAMBOOT 293 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 294 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 295 #define CONFIG_ENV_SIZE 0x2000 296 #else 297 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 298 #define CONFIG_ENV_SIZE 0x2000 299 #endif 300 301 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 302 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 303 304 /* 305 * BOOTP options 306 */ 307 #define CONFIG_BOOTP_BOOTFILESIZE 308 309 /* 310 * Command line configuration. 311 */ 312 313 #undef CONFIG_WATCHDOG /* watchdog disabled */ 314 315 /* 316 * Miscellaneous configurable options 317 */ 318 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 319 320 /* 321 * For booting Linux, the board info and command line data 322 * have to be in the first 64 MB of memory, since this is 323 * the maximum mapped by the Linux kernel during initialization. 324 */ 325 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 326 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 327 328 #if defined(CONFIG_CMD_KGDB) 329 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 330 #endif 331 332 /* 333 * Environment Configuration 334 */ 335 336 /* The mac addresses for all ethernet interface */ 337 #if defined(CONFIG_TSEC_ENET) 338 #define CONFIG_HAS_ETH0 339 #define CONFIG_HAS_ETH1 340 #define CONFIG_HAS_ETH2 341 #endif 342 343 #define CONFIG_IPADDR 192.168.1.253 344 345 #define CONFIG_HOSTNAME unknown 346 #define CONFIG_ROOTPATH "/nfsroot" 347 #define CONFIG_BOOTFILE "your.uImage" 348 349 #define CONFIG_SERVERIP 192.168.1.1 350 #define CONFIG_GATEWAYIP 192.168.1.1 351 #define CONFIG_NETMASK 255.255.255.0 352 353 #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 354 355 #define CONFIG_EXTRA_ENV_SETTINGS \ 356 "netdev=eth0\0" \ 357 "consoledev=ttyS0\0" \ 358 "ramdiskaddr=1000000\0" \ 359 "ramdiskfile=your.ramdisk.u-boot\0" \ 360 "fdtaddr=400000\0" \ 361 "fdtfile=your.fdt.dtb\0" 362 363 #define CONFIG_NFSBOOTCOMMAND \ 364 "setenv bootargs root=/dev/nfs rw " \ 365 "nfsroot=$serverip:$rootpath " \ 366 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 367 "console=$consoledev,$baudrate $othbootargs;" \ 368 "tftp $loadaddr $bootfile;" \ 369 "tftp $fdtaddr $fdtfile;" \ 370 "bootm $loadaddr - $fdtaddr" 371 372 #define CONFIG_RAMBOOTCOMMAND \ 373 "setenv bootargs root=/dev/ram rw " \ 374 "console=$consoledev,$baudrate $othbootargs;" \ 375 "tftp $ramdiskaddr $ramdiskfile;" \ 376 "tftp $loadaddr $bootfile;" \ 377 "tftp $fdtaddr $fdtfile;" \ 378 "bootm $loadaddr $ramdiskaddr $fdtaddr" 379 380 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 381 382 #endif /* __CONFIG_H */ 383