xref: /openbmc/u-boot/include/configs/MPC8536DS.h (revision 78a88f79)
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
4  */
5 
6 /*
7  * mpc8536ds board configuration file
8  *
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12 
13 #include "../board/freescale/common/ics307_clk.h"
14 
15 #ifdef CONFIG_SDCARD
16 #define CONFIG_RAMBOOT_SDCARD		1
17 #define CONFIG_RESET_VECTOR_ADDRESS	0xf8fffffc
18 #endif
19 
20 #ifdef CONFIG_SPIFLASH
21 #define CONFIG_RAMBOOT_SPIFLASH		1
22 #define CONFIG_RESET_VECTOR_ADDRESS	0xf8fffffc
23 #endif
24 
25 #ifndef	CONFIG_RESET_VECTOR_ADDRESS
26 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
27 #endif
28 
29 #ifndef CONFIG_SYS_MONITOR_BASE
30 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
31 #endif
32 
33 #define CONFIG_PCI1		1	/* Enable PCI controller 1 */
34 #define CONFIG_PCIE1		1	/* PCIE controller 1 (slot 1) */
35 #define CONFIG_PCIE2		1	/* PCIE controller 2 (slot 2) */
36 #define CONFIG_PCIE3		1	/* PCIE controller 3 (ULI bridge) */
37 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
38 #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
39 #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
40 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
41 
42 
43 #define CONFIG_ENV_OVERWRITE
44 
45 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
46 #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
47 #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
48 
49 /*
50  * These can be toggled for performance analysis, otherwise use default.
51  */
52 #define CONFIG_L2_CACHE			/* toggle L2 cache */
53 #define CONFIG_BTB			/* toggle branch predition */
54 
55 #define CONFIG_ENABLE_36BIT_PHYS	1
56 
57 #ifdef CONFIG_PHYS_64BIT
58 #define CONFIG_ADDR_MAP			1
59 #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
60 #endif
61 
62 #define CONFIG_SYS_MEMTEST_START 0x00010000	/* skip exception vectors */
63 #define CONFIG_SYS_MEMTEST_END   0x1f000000	/* skip u-boot at top of RAM */
64 
65 /*
66  * Config the L2 Cache as L2 SRAM
67  */
68 #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
69 #ifdef CONFIG_PHYS_64BIT
70 #define CONFIG_SYS_INIT_L2_ADDR_PHYS	0xff8f80000ull
71 #else
72 #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
73 #endif
74 #define CONFIG_SYS_L2_SIZE		(512 << 10)
75 #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
76 
77 #define CONFIG_SYS_CCSRBAR		0xffe00000
78 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
79 
80 #if defined(CONFIG_NAND_SPL)
81 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
82 #endif
83 
84 /* DDR Setup */
85 #define CONFIG_VERY_BIG_RAM
86 #undef CONFIG_FSL_DDR_INTERACTIVE
87 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
88 #define CONFIG_DDR_SPD
89 
90 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
91 #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
92 
93 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
94 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
95 
96 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
97 #define CONFIG_CHIP_SELECTS_PER_CTRL	2
98 
99 /* I2C addresses of SPD EEPROMs */
100 #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
101 #define CONFIG_SYS_SPD_BUS_NUM		1
102 
103 /* These are used when DDR doesn't use SPD. */
104 #define CONFIG_SYS_SDRAM_SIZE		256	/* DDR is 256MB */
105 #define CONFIG_SYS_DDR_CS0_BNDS	0x0000001F
106 #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102 /* Enable, no interleaving */
107 #define CONFIG_SYS_DDR_TIMING_3	0x00000000
108 #define CONFIG_SYS_DDR_TIMING_0	0x00260802
109 #define CONFIG_SYS_DDR_TIMING_1	0x3935d322
110 #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
111 #define CONFIG_SYS_DDR_MODE_1		0x00480432
112 #define CONFIG_SYS_DDR_MODE_2		0x00000000
113 #define CONFIG_SYS_DDR_INTERVAL	0x06180100
114 #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
115 #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
116 #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
117 #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
118 #define CONFIG_SYS_DDR_CONTROL	0xC3008000	/* Type = DDR2 */
119 #define CONFIG_SYS_DDR_CONTROL2	0x04400010
120 
121 #define CONFIG_SYS_DDR_ERR_INT_EN	0x0000000d
122 #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
123 #define CONFIG_SYS_DDR_SBE		0x00010000
124 
125 /* Make sure required options are set */
126 #ifndef CONFIG_SPD_EEPROM
127 #error ("CONFIG_SPD_EEPROM is required")
128 #endif
129 
130 #undef CONFIG_CLOCKS_IN_MHZ
131 
132 /*
133  * Memory map -- xxx -this is wrong, needs updating
134  *
135  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
136  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
137  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
138  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
139  *
140  * Localbus cacheable (TBD)
141  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
142  *
143  * Localbus non-cacheable
144  * 0xe000_0000	0xe7ff_ffff	Promjet/free		128M non-cacheable
145  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
146  * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
147  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
148  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
149  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
150  */
151 
152 /*
153  * Local Bus Definitions
154  */
155 #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* start of FLASH 128M */
156 #ifdef CONFIG_PHYS_64BIT
157 #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
158 #else
159 #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
160 #endif
161 
162 #define CONFIG_FLASH_BR_PRELIM \
163 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
164 #define CONFIG_FLASH_OR_PRELIM	0xf8000ff7
165 
166 #define CONFIG_SYS_BR1_PRELIM \
167 		(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
168 		 | BR_PS_16 | BR_V)
169 #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
170 
171 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
172 				      CONFIG_SYS_FLASH_BASE_PHYS }
173 #define CONFIG_SYS_FLASH_QUIET_TEST
174 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
175 
176 #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
177 #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
178 #undef	CONFIG_SYS_FLASH_CHECKSUM
179 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
180 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
181 
182 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
183 #define CONFIG_SYS_RAMBOOT
184 #define CONFIG_SYS_EXTRA_ENV_RELOC
185 #else
186 #undef CONFIG_SYS_RAMBOOT
187 #endif
188 
189 #define CONFIG_FLASH_CFI_DRIVER
190 #define CONFIG_SYS_FLASH_CFI
191 #define CONFIG_SYS_FLASH_EMPTY_INFO
192 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
193 
194 #define CONFIG_HWCONFIG			/* enable hwconfig */
195 #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
196 #define PIXIS_BASE	0xffdf0000	/* PIXIS registers */
197 #ifdef CONFIG_PHYS_64BIT
198 #define PIXIS_BASE_PHYS	0xfffdf0000ull
199 #else
200 #define PIXIS_BASE_PHYS	PIXIS_BASE
201 #endif
202 
203 #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
204 #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
205 
206 #define PIXIS_ID		0x0	/* Board ID at offset 0 */
207 #define PIXIS_VER		0x1	/* Board version at offset 1 */
208 #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
209 #define PIXIS_CSR   		0x3	/* PIXIS General control/status register */
210 #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
211 #define PIXIS_PWR		0x5	/* PIXIS Power status register */
212 #define PIXIS_AUX		0x6	/* Auxiliary 1 register */
213 #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
214 #define PIXIS_AUX2		0x8	/* Auxiliary 2 register */
215 #define PIXIS_VCTL		0x10	/* VELA Control Register */
216 #define PIXIS_VSTAT		0x11	/* VELA Status Register */
217 #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
218 #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
219 #define PIXIS_VCORE0	 	0x14	/* VELA VCORE0 Register */
220 #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
221 #define PIXIS_VBOOT_LBMAP	0xe0	/* VBOOT - CFG_LBMAP */
222 #define PIXIS_VBOOT_LBMAP_NOR0	0x00	/* cfg_lbmap - boot from NOR 0 */
223 #define PIXIS_VBOOT_LBMAP_NOR1	0x01	/* cfg_lbmap - boot from NOR 1 */
224 #define PIXIS_VBOOT_LBMAP_NOR2	0x02	/* cfg_lbmap - boot from NOR 2 */
225 #define PIXIS_VBOOT_LBMAP_NOR3	0x03	/* cfg_lbmap - boot from NOR 3 */
226 #define PIXIS_VBOOT_LBMAP_PJET	0x04	/* cfg_lbmap - boot from projet */
227 #define PIXIS_VBOOT_LBMAP_NAND	0x05	/* cfg_lbmap - boot from NAND */
228 #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
229 #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
230 #define PIXIS_VSPEED2		0x19	/* VELA VSpeed 2 */
231 #define PIXIS_VSYSCLK0		0x1A	/* VELA SYSCLK0 Register */
232 #define PIXIS_VSYSCLK1		0x1B	/* VELA SYSCLK1 Register */
233 #define PIXIS_VSYSCLK2		0x1C	/* VELA SYSCLK2 Register */
234 #define PIXIS_VDDRCLK0		0x1D	/* VELA DDRCLK0 Register */
235 #define PIXIS_VDDRCLK1		0x1E	/* VELA DDRCLK1 Register */
236 #define PIXIS_VDDRCLK2		0x1F	/* VELA DDRCLK2 Register */
237 #define PIXIS_VWATCH		0x24    /* Watchdog Register */
238 #define PIXIS_LED		0x25    /* LED Register */
239 
240 #define PIXIS_SPD_SYSCLK	0x7	/* SYSCLK option */
241 
242 /* old pixis referenced names */
243 #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
244 #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
245 #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x4e
246 
247 #define CONFIG_SYS_INIT_RAM_LOCK	1
248 #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
249 #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000	/* Size of used area in RAM */
250 
251 #define CONFIG_SYS_GBL_DATA_OFFSET \
252 		(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
253 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
254 
255 #define CONFIG_SYS_MONITOR_LEN	(256 * 1024) /* Reserve 256 kB for Mon */
256 #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)	/* Reserved for malloc */
257 
258 #ifndef CONFIG_NAND_SPL
259 #define CONFIG_SYS_NAND_BASE		0xffa00000
260 #ifdef CONFIG_PHYS_64BIT
261 #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
262 #else
263 #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
264 #endif
265 #else
266 #define CONFIG_SYS_NAND_BASE		0xfff00000
267 #ifdef CONFIG_PHYS_64BIT
268 #define CONFIG_SYS_NAND_BASE_PHYS	0xffff00000ull
269 #else
270 #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
271 #endif
272 #endif
273 #define CONFIG_SYS_NAND_BASE_LIST     { CONFIG_SYS_NAND_BASE,\
274 				CONFIG_SYS_NAND_BASE + 0x40000, \
275 				CONFIG_SYS_NAND_BASE + 0x80000, \
276 				CONFIG_SYS_NAND_BASE + 0xC0000}
277 #define CONFIG_SYS_MAX_NAND_DEVICE	4
278 #define CONFIG_NAND_FSL_ELBC	1
279 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
280 
281 /* NAND boot: 4K NAND loader config */
282 #define CONFIG_SYS_NAND_SPL_SIZE	0x1000
283 #define CONFIG_SYS_NAND_U_BOOT_SIZE	((768 << 10) - 0x2000)
284 #define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
285 #define CONFIG_SYS_NAND_U_BOOT_START \
286 		(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
287 #define CONFIG_SYS_NAND_U_BOOT_OFFS	(0)
288 #define CONFIG_SYS_NAND_U_BOOT_RELOC	(CONFIG_SYS_INIT_L2_END - 0x2000)
289 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
290 
291 /* NAND flash config */
292 #define CONFIG_SYS_NAND_BR_PRELIM \
293 		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
294 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
295 		| BR_PS_8		/* Port Size = 8 bit */ \
296 		| BR_MS_FCM		/* MSEL = FCM */ \
297 		| BR_V)			/* valid */
298 #define CONFIG_SYS_NAND_OR_PRELIM	(0xFFFC0000	/* length 256K */ \
299 		| OR_FCM_PGS		/* Large Page*/ \
300 		| OR_FCM_CSCT \
301 		| OR_FCM_CST \
302 		| OR_FCM_CHT \
303 		| OR_FCM_SCY_1 \
304 		| OR_FCM_TRLX \
305 		| OR_FCM_EHTR)
306 
307 #define CONFIG_SYS_BR0_PRELIM  CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
308 #define CONFIG_SYS_OR0_PRELIM  CONFIG_FLASH_OR_PRELIM	/* NOR Options */
309 #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
310 #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
311 
312 #define CONFIG_SYS_BR4_PRELIM \
313 		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
314 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
315 		| BR_PS_8		/* Port Size = 8 bit */ \
316 		| BR_MS_FCM		/* MSEL = FCM */ \
317 		| BR_V)			/* valid */
318 #define CONFIG_SYS_OR4_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
319 #define CONFIG_SYS_BR5_PRELIM \
320 		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
321 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
322 		| BR_PS_8		/* Port Size = 8 bit */ \
323 		| BR_MS_FCM		/* MSEL = FCM */ \
324 		| BR_V)			/* valid */
325 #define CONFIG_SYS_OR5_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
326 
327 #define CONFIG_SYS_BR6_PRELIM \
328 		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
329 		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
330 		| BR_PS_8		/* Port Size = 8 bit */ \
331 		| BR_MS_FCM		/* MSEL = FCM */ \
332 		| BR_V)			/* valid */
333 #define CONFIG_SYS_OR6_PRELIM	CONFIG_SYS_NAND_OR_PRELIM	/* NAND Options */
334 
335 /* Serial Port - controlled on board with jumper J8
336  * open - index 2
337  * shorted - index 1
338  */
339 #define CONFIG_SYS_NS16550_SERIAL
340 #define CONFIG_SYS_NS16550_REG_SIZE	1
341 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
342 #ifdef CONFIG_NAND_SPL
343 #define CONFIG_NS16550_MIN_FUNCTIONS
344 #endif
345 
346 #define CONFIG_SYS_BAUDRATE_TABLE	\
347 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
348 
349 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR + 0x4500)
350 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR + 0x4600)
351 
352 /*
353  * I2C
354  */
355 #define CONFIG_SYS_I2C
356 #define CONFIG_SYS_I2C_FSL
357 #define CONFIG_SYS_FSL_I2C_SPEED	400000
358 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
359 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
360 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
361 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
362 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
363 #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x29} }
364 
365 /*
366  * I2C2 EEPROM
367  */
368 #define CONFIG_ID_EEPROM
369 #ifdef CONFIG_ID_EEPROM
370 #define CONFIG_SYS_I2C_EEPROM_NXID
371 #endif
372 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
373 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
374 #define CONFIG_SYS_EEPROM_BUS_NUM	1
375 
376 /*
377  * eSPI - Enhanced SPI
378  */
379 #define CONFIG_HARD_SPI
380 
381 #if defined(CONFIG_SPI_FLASH)
382 #define CONFIG_SF_DEFAULT_SPEED	10000000
383 #define CONFIG_SF_DEFAULT_MODE	0
384 #endif
385 
386 /*
387  * General PCI
388  * Memory space is mapped 1-1, but I/O space must start from 0.
389  */
390 
391 #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
392 #ifdef CONFIG_PHYS_64BIT
393 #define CONFIG_SYS_PCI1_MEM_BUS		0xf0000000
394 #define CONFIG_SYS_PCI1_MEM_PHYS	0xc00000000ull
395 #else
396 #define CONFIG_SYS_PCI1_MEM_BUS		0x80000000
397 #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
398 #endif
399 #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
400 #define CONFIG_SYS_PCI1_IO_VIRT		0xffc00000
401 #define CONFIG_SYS_PCI1_IO_BUS		0x00000000
402 #ifdef CONFIG_PHYS_64BIT
403 #define CONFIG_SYS_PCI1_IO_PHYS		0xfffc00000ull
404 #else
405 #define CONFIG_SYS_PCI1_IO_PHYS		0xffc00000
406 #endif
407 #define CONFIG_SYS_PCI1_IO_SIZE		0x00010000	/* 64k */
408 
409 /* controller 1, Slot 1, tgtid 1, Base address a000 */
410 #define CONFIG_SYS_PCIE1_NAME		"Slot 1"
411 #define CONFIG_SYS_PCIE1_MEM_VIRT	0x90000000
412 #ifdef CONFIG_PHYS_64BIT
413 #define CONFIG_SYS_PCIE1_MEM_BUS	0xf8000000
414 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc10000000ull
415 #else
416 #define CONFIG_SYS_PCIE1_MEM_BUS	0x90000000
417 #define CONFIG_SYS_PCIE1_MEM_PHYS	0x90000000
418 #endif
419 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x08000000	/* 128M */
420 #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc10000
421 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
422 #ifdef CONFIG_PHYS_64BIT
423 #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc10000ull
424 #else
425 #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc10000
426 #endif
427 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
428 
429 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
430 #define CONFIG_SYS_PCIE2_NAME		"Slot 2"
431 #define CONFIG_SYS_PCIE2_MEM_VIRT	0x98000000
432 #ifdef CONFIG_PHYS_64BIT
433 #define CONFIG_SYS_PCIE2_MEM_BUS	0xf8000000
434 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc18000000ull
435 #else
436 #define CONFIG_SYS_PCIE2_MEM_BUS	0x98000000
437 #define CONFIG_SYS_PCIE2_MEM_PHYS	0x98000000
438 #endif
439 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x08000000	/* 128M */
440 #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc20000
441 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
442 #ifdef CONFIG_PHYS_64BIT
443 #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc20000ull
444 #else
445 #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc20000
446 #endif
447 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
448 
449 /* controller 3, direct to uli, tgtid 3, Base address 8000 */
450 #define CONFIG_SYS_PCIE3_NAME		"Slot 3"
451 #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
452 #ifdef CONFIG_PHYS_64BIT
453 #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
454 #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
455 #else
456 #define CONFIG_SYS_PCIE3_MEM_BUS	0xa0000000
457 #define CONFIG_SYS_PCIE3_MEM_PHYS	0xa0000000
458 #endif
459 #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
460 #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc30000
461 #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
462 #ifdef CONFIG_PHYS_64BIT
463 #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc30000ull
464 #else
465 #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc30000
466 #endif
467 #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
468 
469 #if defined(CONFIG_PCI)
470 /*PCIE video card used*/
471 #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE3_IO_VIRT
472 
473 /*PCI video card used*/
474 /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_VIRT*/
475 
476 /* video */
477 
478 #if defined(CONFIG_VIDEO)
479 #define CONFIG_BIOSEMU
480 #define CONFIG_ATI_RADEON_FB
481 #define CONFIG_VIDEO_LOGO
482 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
483 #endif
484 
485 #undef CONFIG_EEPRO100
486 #undef CONFIG_TULIP
487 
488 #ifndef CONFIG_PCI_PNP
489 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCI1_IO_BUS
490 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI1_IO_BUS
491 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
492 #endif
493 
494 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
495 
496 #endif	/* CONFIG_PCI */
497 
498 /* SATA */
499 #define CONFIG_SYS_SATA_MAX_DEVICE	2
500 #define CONFIG_SATA1
501 #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
502 #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
503 #define CONFIG_SATA2
504 #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
505 #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
506 
507 #ifdef CONFIG_FSL_SATA
508 #define CONFIG_LBA48
509 #endif
510 
511 #if defined(CONFIG_TSEC_ENET)
512 
513 #define CONFIG_MII		1	/* MII PHY management */
514 #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
515 #define CONFIG_TSEC1	1
516 #define CONFIG_TSEC1_NAME	"eTSEC1"
517 #define CONFIG_TSEC3	1
518 #define CONFIG_TSEC3_NAME	"eTSEC3"
519 
520 #define CONFIG_FSL_SGMII_RISER	1
521 #define SGMII_RISER_PHY_OFFSET	0x1c
522 
523 #define TSEC1_PHY_ADDR		1	/* TSEC1 -> PHY1 */
524 #define TSEC3_PHY_ADDR		0	/* TSEC3 -> PHY0 */
525 
526 #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
527 #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
528 
529 #define TSEC1_PHYIDX		0
530 #define TSEC3_PHYIDX		0
531 
532 #define CONFIG_ETHPRIME		"eTSEC1"
533 
534 #endif	/* CONFIG_TSEC_ENET */
535 
536 /*
537  * Environment
538  */
539 
540 #if defined(CONFIG_SYS_RAMBOOT)
541 #if defined(CONFIG_RAMBOOT_SPIFLASH)
542 #define CONFIG_ENV_SPI_BUS	0
543 #define CONFIG_ENV_SPI_CS	0
544 #define CONFIG_ENV_SPI_MAX_HZ	10000000
545 #define CONFIG_ENV_SPI_MODE	0
546 #define CONFIG_ENV_SIZE		0x2000	/* 8KB */
547 #define CONFIG_ENV_OFFSET	0xF0000
548 #define CONFIG_ENV_SECT_SIZE	0x10000
549 #elif defined(CONFIG_RAMBOOT_SDCARD)
550 #define CONFIG_FSL_FIXED_MMC_LOCATION
551 #define CONFIG_ENV_SIZE		0x2000
552 #define CONFIG_SYS_MMC_ENV_DEV  0
553 #else
554 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
555 	#define CONFIG_ENV_SIZE		0x2000
556 #endif
557 #else
558 	#define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
559 	#define CONFIG_ENV_SIZE		0x2000
560 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
561 #endif
562 
563 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
564 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
565 
566 #undef CONFIG_WATCHDOG			/* watchdog disabled */
567 
568 #ifdef CONFIG_MMC
569 #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
570 #endif
571 
572 /*
573  * USB
574  */
575 #define CONFIG_HAS_FSL_MPH_USB
576 #ifdef CONFIG_HAS_FSL_MPH_USB
577 #ifdef CONFIG_USB_EHCI_HCD
578 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
579 #define CONFIG_USB_EHCI_FSL
580 #endif
581 #endif
582 
583 /*
584  * Miscellaneous configurable options
585  */
586 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
587 
588 /*
589  * For booting Linux, the board info and command line data
590  * have to be in the first 64 MB of memory, since this is
591  * the maximum mapped by the Linux kernel during initialization.
592  */
593 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux */
594 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
595 
596 #if defined(CONFIG_CMD_KGDB)
597 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
598 #endif
599 
600 /*
601  * Environment Configuration
602  */
603 
604 /* The mac addresses for all ethernet interface */
605 #if defined(CONFIG_TSEC_ENET)
606 #define CONFIG_HAS_ETH0
607 #define CONFIG_HAS_ETH1
608 #define CONFIG_HAS_ETH2
609 #define CONFIG_HAS_ETH3
610 #endif
611 
612 #define CONFIG_IPADDR		192.168.1.254
613 
614 #define CONFIG_HOSTNAME		"unknown"
615 #define CONFIG_ROOTPATH		"/opt/nfsroot"
616 #define CONFIG_BOOTFILE		"uImage"
617 #define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
618 
619 #define CONFIG_SERVERIP		192.168.1.1
620 #define CONFIG_GATEWAYIP	192.168.1.1
621 #define CONFIG_NETMASK		255.255.255.0
622 
623 /* default location for tftp and bootm */
624 #define CONFIG_LOADADDR		1000000
625 
626 #define	CONFIG_EXTRA_ENV_SETTINGS				\
627 "netdev=eth0\0"						\
628 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
629 "tftpflash=tftpboot $loadaddr $uboot; "			\
630 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
631 		" +$filesize; "	\
632 	"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
633 		" +$filesize; "	\
634 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
635 		" $filesize; "	\
636 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
637 		" +$filesize; "	\
638 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
639 		" $filesize\0"	\
640 "consoledev=ttyS0\0"				\
641 "ramdiskaddr=2000000\0"			\
642 "ramdiskfile=8536ds/ramdisk.uboot\0"		\
643 "fdtaddr=1e00000\0"				\
644 "fdtfile=8536ds/mpc8536ds.dtb\0"		\
645 "bdev=sda3\0"					\
646 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
647 
648 #define CONFIG_HDBOOT				\
649  "setenv bootargs root=/dev/$bdev rw "		\
650  "console=$consoledev,$baudrate $othbootargs;"	\
651  "tftp $loadaddr $bootfile;"			\
652  "tftp $fdtaddr $fdtfile;"			\
653  "bootm $loadaddr - $fdtaddr"
654 
655 #define CONFIG_NFSBOOTCOMMAND		\
656  "setenv bootargs root=/dev/nfs rw "	\
657  "nfsroot=$serverip:$rootpath "		\
658  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
659  "console=$consoledev,$baudrate $othbootargs;"	\
660  "tftp $loadaddr $bootfile;"		\
661  "tftp $fdtaddr $fdtfile;"		\
662  "bootm $loadaddr - $fdtaddr"
663 
664 #define CONFIG_RAMBOOTCOMMAND		\
665  "setenv bootargs root=/dev/ram rw "	\
666  "console=$consoledev,$baudrate $othbootargs;"	\
667  "tftp $ramdiskaddr $ramdiskfile;"	\
668  "tftp $loadaddr $bootfile;"		\
669  "tftp $fdtaddr $fdtfile;"		\
670  "bootm $loadaddr $ramdiskaddr $fdtaddr"
671 
672 #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
673 
674 #endif	/* __CONFIG_H */
675