1 /* 2 * Copyright 2007-2009,2010-2011 Freescale Semiconductor, Inc. 3 * 4 * See file CREDITS for list of people who contributed to this 5 * project. 6 * 7 * This program is free software; you can redistribute it and/or 8 * modify it under the terms of the GNU General Public License as 9 * published by the Free Software Foundation; either version 2 of 10 * the License, or (at your option) any later version. 11 * 12 * This program is distributed in the hope that it will be useful, 13 * but WITHOUT ANY WARRANTY; without even the implied warranty of 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15 * GNU General Public License for more details. 16 * 17 * You should have received a copy of the GNU General Public License 18 * along with this program; if not, write to the Free Software 19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20 * MA 02111-1307 USA 21 */ 22 23 /* 24 * mpc8536ds board configuration file 25 * 26 */ 27 #ifndef __CONFIG_H 28 #define __CONFIG_H 29 30 #include "../board/freescale/common/ics307_clk.h" 31 32 #ifdef CONFIG_36BIT 33 #define CONFIG_PHYS_64BIT 1 34 #endif 35 36 #ifdef CONFIG_NAND 37 #define CONFIG_NAND_U_BOOT 1 38 #define CONFIG_RAMBOOT_NAND 1 39 #ifdef CONFIG_NAND_SPL 40 #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000 41 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */ 42 #else 43 #define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds 44 #define CONFIG_SYS_TEXT_BASE 0xf8f82000 45 #endif /* CONFIG_NAND_SPL */ 46 #endif 47 48 #ifdef CONFIG_SDCARD 49 #define CONFIG_RAMBOOT_SDCARD 1 50 #define CONFIG_SYS_TEXT_BASE 0xf8f80000 51 #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc 52 #endif 53 54 #ifdef CONFIG_SPIFLASH 55 #define CONFIG_RAMBOOT_SPIFLASH 1 56 #define CONFIG_SYS_TEXT_BASE 0xf8f80000 57 #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc 58 #endif 59 60 #ifndef CONFIG_SYS_TEXT_BASE 61 #define CONFIG_SYS_TEXT_BASE 0xeff80000 62 #endif 63 64 #ifndef CONFIG_RESET_VECTOR_ADDRESS 65 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 66 #endif 67 68 #ifndef CONFIG_SYS_MONITOR_BASE 69 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 70 #endif 71 72 /* High Level Configuration Options */ 73 #define CONFIG_BOOKE 1 /* BOOKE */ 74 #define CONFIG_E500 1 /* BOOKE e500 family */ 75 #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */ 76 #define CONFIG_MPC8536 1 77 #define CONFIG_MPC8536DS 1 78 79 #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */ 80 #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 81 #define CONFIG_PCI1 1 /* Enable PCI controller 1 */ 82 #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */ 83 #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */ 84 #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */ 85 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 86 #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 87 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 88 89 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 90 #define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/ 91 92 #define CONFIG_TSEC_ENET /* tsec ethernet support */ 93 #define CONFIG_ENV_OVERWRITE 94 95 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 96 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 97 #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 98 99 /* 100 * These can be toggled for performance analysis, otherwise use default. 101 */ 102 #define CONFIG_L2_CACHE /* toggle L2 cache */ 103 #define CONFIG_BTB /* toggle branch predition */ 104 105 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 106 107 #define CONFIG_ENABLE_36BIT_PHYS 1 108 109 #ifdef CONFIG_PHYS_64BIT 110 #define CONFIG_ADDR_MAP 1 111 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 112 #endif 113 114 #define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */ 115 #define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */ 116 #define CONFIG_PANIC_HANG /* do not reset board on panic */ 117 118 /* 119 * Config the L2 Cache as L2 SRAM 120 */ 121 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 122 #ifdef CONFIG_PHYS_64BIT 123 #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull 124 #else 125 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 126 #endif 127 #define CONFIG_SYS_L2_SIZE (512 << 10) 128 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 129 130 /* 131 * Base addresses -- Note these are effective addresses where the 132 * actual resources get mapped (not physical addresses) 133 */ 134 #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */ 135 #ifdef CONFIG_PHYS_64BIT 136 #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */ 137 #else 138 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR 139 #endif 140 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 141 142 #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL) 143 #define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR 144 #else 145 #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 146 #endif 147 148 /* DDR Setup */ 149 #define CONFIG_VERY_BIG_RAM 150 #define CONFIG_FSL_DDR2 151 #undef CONFIG_FSL_DDR_INTERACTIVE 152 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 153 #define CONFIG_DDR_SPD 154 155 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 156 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 157 158 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 159 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 160 161 #define CONFIG_NUM_DDR_CONTROLLERS 1 162 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 163 #define CONFIG_CHIP_SELECTS_PER_CTRL 2 164 165 /* I2C addresses of SPD EEPROMs */ 166 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 167 #define CONFIG_SYS_SPD_BUS_NUM 1 168 169 /* These are used when DDR doesn't use SPD. */ 170 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 171 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F 172 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ 173 #define CONFIG_SYS_DDR_TIMING_3 0x00000000 174 #define CONFIG_SYS_DDR_TIMING_0 0x00260802 175 #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 176 #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 177 #define CONFIG_SYS_DDR_MODE_1 0x00480432 178 #define CONFIG_SYS_DDR_MODE_2 0x00000000 179 #define CONFIG_SYS_DDR_INTERVAL 0x06180100 180 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 181 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 182 #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 183 #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 184 #define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */ 185 #define CONFIG_SYS_DDR_CONTROL2 0x04400010 186 187 #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 188 #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 189 #define CONFIG_SYS_DDR_SBE 0x00010000 190 191 /* Make sure required options are set */ 192 #ifndef CONFIG_SPD_EEPROM 193 #error ("CONFIG_SPD_EEPROM is required") 194 #endif 195 196 #undef CONFIG_CLOCKS_IN_MHZ 197 198 199 /* 200 * Memory map -- xxx -this is wrong, needs updating 201 * 202 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 203 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 204 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 205 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 206 * 207 * Localbus cacheable (TBD) 208 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable 209 * 210 * Localbus non-cacheable 211 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable 212 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable 213 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable 214 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 215 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 216 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 217 */ 218 219 /* 220 * Local Bus Definitions 221 */ 222 #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */ 223 #ifdef CONFIG_PHYS_64BIT 224 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 225 #else 226 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 227 #endif 228 229 #define CONFIG_FLASH_BR_PRELIM \ 230 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \ 231 | BR_PS_16 | BR_V) 232 #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7 233 234 #define CONFIG_SYS_BR1_PRELIM \ 235 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 236 | BR_PS_16 | BR_V) 237 #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 238 239 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \ 240 CONFIG_SYS_FLASH_BASE_PHYS } 241 #define CONFIG_SYS_FLASH_QUIET_TEST 242 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 243 244 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 245 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 246 #undef CONFIG_SYS_FLASH_CHECKSUM 247 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 248 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 249 250 #if defined(CONFIG_RAMBOOT_NAND) || defined(CONFIG_RAMBOOT_SDCARD) || \ 251 defined(CONFIG_RAMBOOT_SPIFLASH) 252 #define CONFIG_SYS_RAMBOOT 253 #define CONFIG_SYS_EXTRA_ENV_RELOC 254 #else 255 #undef CONFIG_SYS_RAMBOOT 256 #endif 257 258 #define CONFIG_FLASH_CFI_DRIVER 259 #define CONFIG_SYS_FLASH_CFI 260 #define CONFIG_SYS_FLASH_EMPTY_INFO 261 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 262 263 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 264 265 #define CONFIG_HWCONFIG /* enable hwconfig */ 266 #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 267 #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 268 #ifdef CONFIG_PHYS_64BIT 269 #define PIXIS_BASE_PHYS 0xfffdf0000ull 270 #else 271 #define PIXIS_BASE_PHYS PIXIS_BASE 272 #endif 273 274 #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 275 #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 276 277 #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 278 #define PIXIS_VER 0x1 /* Board version at offset 1 */ 279 #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 280 #define PIXIS_CSR 0x3 /* PIXIS General control/status register */ 281 #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 282 #define PIXIS_PWR 0x5 /* PIXIS Power status register */ 283 #define PIXIS_AUX 0x6 /* Auxiliary 1 register */ 284 #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 285 #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */ 286 #define PIXIS_VCTL 0x10 /* VELA Control Register */ 287 #define PIXIS_VSTAT 0x11 /* VELA Status Register */ 288 #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 289 #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 290 #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */ 291 #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 292 #define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */ 293 #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */ 294 #define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */ 295 #define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */ 296 #define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */ 297 #define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */ 298 #define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */ 299 #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 300 #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 301 #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */ 302 #define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */ 303 #define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */ 304 #define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */ 305 #define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */ 306 #define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */ 307 #define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */ 308 #define PIXIS_VWATCH 0x24 /* Watchdog Register */ 309 #define PIXIS_LED 0x25 /* LED Register */ 310 311 #define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */ 312 313 /* old pixis referenced names */ 314 #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 315 #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 316 #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e 317 318 #define CONFIG_SYS_INIT_RAM_LOCK 1 319 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 320 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 321 322 #define CONFIG_SYS_GBL_DATA_OFFSET \ 323 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 324 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 325 326 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 327 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 328 329 #ifndef CONFIG_NAND_SPL 330 #define CONFIG_SYS_NAND_BASE 0xffa00000 331 #ifdef CONFIG_PHYS_64BIT 332 #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 333 #else 334 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 335 #endif 336 #else 337 #define CONFIG_SYS_NAND_BASE 0xfff00000 338 #ifdef CONFIG_PHYS_64BIT 339 #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull 340 #else 341 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 342 #endif 343 #endif 344 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\ 345 CONFIG_SYS_NAND_BASE + 0x40000, \ 346 CONFIG_SYS_NAND_BASE + 0x80000, \ 347 CONFIG_SYS_NAND_BASE + 0xC0000} 348 #define CONFIG_SYS_MAX_NAND_DEVICE 4 349 #define CONFIG_MTD_NAND_VERIFY_WRITE 350 #define CONFIG_CMD_NAND 1 351 #define CONFIG_NAND_FSL_ELBC 1 352 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 353 354 /* NAND boot: 4K NAND loader config */ 355 #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 356 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000) 357 #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 358 #define CONFIG_SYS_NAND_U_BOOT_START \ 359 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 360 #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 361 #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 362 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 363 364 /* NAND flash config */ 365 #define CONFIG_SYS_NAND_BR_PRELIM \ 366 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 367 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 368 | BR_PS_8 /* Port Size = 8 bit */ \ 369 | BR_MS_FCM /* MSEL = FCM */ \ 370 | BR_V) /* valid */ 371 #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 372 | OR_FCM_PGS /* Large Page*/ \ 373 | OR_FCM_CSCT \ 374 | OR_FCM_CST \ 375 | OR_FCM_CHT \ 376 | OR_FCM_SCY_1 \ 377 | OR_FCM_TRLX \ 378 | OR_FCM_EHTR) 379 380 #ifdef CONFIG_RAMBOOT_NAND 381 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 382 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 383 #define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 384 #define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 385 #else 386 #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 387 #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 388 #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 389 #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 390 #endif 391 392 #define CONFIG_SYS_BR4_PRELIM \ 393 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \ 394 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 395 | BR_PS_8 /* Port Size = 8 bit */ \ 396 | BR_MS_FCM /* MSEL = FCM */ \ 397 | BR_V) /* valid */ 398 #define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 399 #define CONFIG_SYS_BR5_PRELIM \ 400 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \ 401 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 402 | BR_PS_8 /* Port Size = 8 bit */ \ 403 | BR_MS_FCM /* MSEL = FCM */ \ 404 | BR_V) /* valid */ 405 #define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 406 407 #define CONFIG_SYS_BR6_PRELIM \ 408 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \ 409 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 410 | BR_PS_8 /* Port Size = 8 bit */ \ 411 | BR_MS_FCM /* MSEL = FCM */ \ 412 | BR_V) /* valid */ 413 #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 414 415 /* Serial Port - controlled on board with jumper J8 416 * open - index 2 417 * shorted - index 1 418 */ 419 #define CONFIG_CONS_INDEX 1 420 #define CONFIG_SYS_NS16550 421 #define CONFIG_SYS_NS16550_SERIAL 422 #define CONFIG_SYS_NS16550_REG_SIZE 1 423 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 424 #ifdef CONFIG_NAND_SPL 425 #define CONFIG_NS16550_MIN_FUNCTIONS 426 #endif 427 428 #define CONFIG_SYS_BAUDRATE_TABLE \ 429 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 430 431 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) 432 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) 433 434 /* Use the HUSH parser */ 435 #define CONFIG_SYS_HUSH_PARSER 436 #ifdef CONFIG_SYS_HUSH_PARSER 437 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 438 #endif 439 440 /* 441 * Pass open firmware flat tree 442 */ 443 #define CONFIG_OF_LIBFDT 1 444 #define CONFIG_OF_BOARD_SETUP 1 445 #define CONFIG_OF_STDOUT_VIA_ALIAS 1 446 447 /* 448 * I2C 449 */ 450 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 451 #define CONFIG_HARD_I2C /* I2C with hardware support */ 452 #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 453 #define CONFIG_I2C_MULTI_BUS 454 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 455 #define CONFIG_SYS_I2C_SLAVE 0x7F 456 #define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */ 457 #define CONFIG_SYS_I2C_OFFSET 0x3000 458 #define CONFIG_SYS_I2C2_OFFSET 0x3100 459 460 /* 461 * I2C2 EEPROM 462 */ 463 #define CONFIG_ID_EEPROM 464 #ifdef CONFIG_ID_EEPROM 465 #define CONFIG_SYS_I2C_EEPROM_NXID 466 #endif 467 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 468 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 469 #define CONFIG_SYS_EEPROM_BUS_NUM 1 470 471 /* 472 * General PCI 473 * Memory space is mapped 1-1, but I/O space must start from 0. 474 */ 475 476 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 477 #ifdef CONFIG_PHYS_64BIT 478 #define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000 479 #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull 480 #else 481 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 482 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 483 #endif 484 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 485 #define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000 486 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 487 #ifdef CONFIG_PHYS_64BIT 488 #define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull 489 #else 490 #define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000 491 #endif 492 #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */ 493 494 /* controller 1, Slot 1, tgtid 1, Base address a000 */ 495 #define CONFIG_SYS_PCIE1_NAME "Slot 1" 496 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000 497 #ifdef CONFIG_PHYS_64BIT 498 #define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000 499 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull 500 #else 501 #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000 502 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000 503 #endif 504 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */ 505 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000 506 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 507 #ifdef CONFIG_PHYS_64BIT 508 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull 509 #else 510 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000 511 #endif 512 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 513 514 /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 515 #define CONFIG_SYS_PCIE2_NAME "Slot 2" 516 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000 517 #ifdef CONFIG_PHYS_64BIT 518 #define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000 519 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull 520 #else 521 #define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000 522 #define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000 523 #endif 524 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */ 525 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000 526 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 527 #ifdef CONFIG_PHYS_64BIT 528 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull 529 #else 530 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000 531 #endif 532 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 533 534 /* controller 3, direct to uli, tgtid 3, Base address 8000 */ 535 #define CONFIG_SYS_PCIE3_NAME "Slot 3" 536 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 537 #ifdef CONFIG_PHYS_64BIT 538 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 539 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 540 #else 541 #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000 542 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000 543 #endif 544 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 545 #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000 546 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 547 #ifdef CONFIG_PHYS_64BIT 548 #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull 549 #else 550 #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000 551 #endif 552 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 553 554 #if defined(CONFIG_PCI) 555 556 #define CONFIG_NET_MULTI 557 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 558 559 /*PCIE video card used*/ 560 #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT 561 562 /*PCI video card used*/ 563 /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/ 564 565 /* video */ 566 #define CONFIG_VIDEO 567 568 #if defined(CONFIG_VIDEO) 569 #define CONFIG_BIOSEMU 570 #define CONFIG_CFB_CONSOLE 571 #define CONFIG_VIDEO_SW_CURSOR 572 #define CONFIG_VGA_AS_SINGLE_DEVICE 573 #define CONFIG_ATI_RADEON_FB 574 #define CONFIG_VIDEO_LOGO 575 /*#define CONFIG_CONSOLE_CURSOR*/ 576 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT 577 #endif 578 579 #undef CONFIG_EEPRO100 580 #undef CONFIG_TULIP 581 #undef CONFIG_RTL8139 582 583 #ifndef CONFIG_PCI_PNP 584 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS 585 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS 586 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 587 #endif 588 589 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 590 591 #endif /* CONFIG_PCI */ 592 593 /* SATA */ 594 #define CONFIG_LIBATA 595 #define CONFIG_FSL_SATA 596 597 #define CONFIG_SYS_SATA_MAX_DEVICE 2 598 #define CONFIG_SATA1 599 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 600 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 601 #define CONFIG_SATA2 602 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 603 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 604 605 #ifdef CONFIG_FSL_SATA 606 #define CONFIG_LBA48 607 #define CONFIG_CMD_SATA 608 #define CONFIG_DOS_PARTITION 609 #define CONFIG_CMD_EXT2 610 #endif 611 612 #if defined(CONFIG_TSEC_ENET) 613 614 #ifndef CONFIG_NET_MULTI 615 #define CONFIG_NET_MULTI 1 616 #endif 617 618 #define CONFIG_MII 1 /* MII PHY management */ 619 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 620 #define CONFIG_TSEC1 1 621 #define CONFIG_TSEC1_NAME "eTSEC1" 622 #define CONFIG_TSEC3 1 623 #define CONFIG_TSEC3_NAME "eTSEC3" 624 625 #define CONFIG_FSL_SGMII_RISER 1 626 #define SGMII_RISER_PHY_OFFSET 0x1c 627 628 #define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */ 629 #define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */ 630 631 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 632 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 633 634 #define TSEC1_PHYIDX 0 635 #define TSEC3_PHYIDX 0 636 637 #define CONFIG_ETHPRIME "eTSEC1" 638 639 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 640 641 #endif /* CONFIG_TSEC_ENET */ 642 643 /* 644 * Environment 645 */ 646 647 #if defined(CONFIG_SYS_RAMBOOT) 648 #if defined(CONFIG_RAMBOOT_NAND) 649 #define CONFIG_ENV_IS_IN_NAND 1 650 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 651 #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 652 #elif defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) 653 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 654 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 655 #define CONFIG_ENV_SIZE 0x2000 656 #endif 657 #else 658 #define CONFIG_ENV_IS_IN_FLASH 1 659 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 660 #define CONFIG_ENV_ADDR 0xfff80000 661 #else 662 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 663 #endif 664 #define CONFIG_ENV_SIZE 0x2000 665 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 666 #endif 667 668 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 669 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 670 671 /* 672 * Command line configuration. 673 */ 674 #include <config_cmd_default.h> 675 676 #define CONFIG_CMD_IRQ 677 #define CONFIG_CMD_PING 678 #define CONFIG_CMD_I2C 679 #define CONFIG_CMD_MII 680 #define CONFIG_CMD_ELF 681 #define CONFIG_CMD_IRQ 682 #define CONFIG_CMD_SETEXPR 683 #define CONFIG_CMD_REGINFO 684 685 #if defined(CONFIG_PCI) 686 #define CONFIG_CMD_PCI 687 #define CONFIG_CMD_NET 688 #endif 689 690 #undef CONFIG_WATCHDOG /* watchdog disabled */ 691 692 #define CONFIG_MMC 1 693 694 #ifdef CONFIG_MMC 695 #define CONFIG_FSL_ESDHC 696 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 697 #define CONFIG_CMD_MMC 698 #define CONFIG_GENERIC_MMC 699 #define CONFIG_CMD_EXT2 700 #define CONFIG_CMD_FAT 701 #define CONFIG_DOS_PARTITION 702 #endif 703 704 /* 705 * Miscellaneous configurable options 706 */ 707 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 708 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 709 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 710 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 711 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 712 #if defined(CONFIG_CMD_KGDB) 713 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 714 #else 715 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 716 #endif 717 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \ 718 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */ 719 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 720 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 721 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 722 723 /* 724 * For booting Linux, the board info and command line data 725 * have to be in the first 64 MB of memory, since this is 726 * the maximum mapped by the Linux kernel during initialization. 727 */ 728 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 729 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 730 731 #if defined(CONFIG_CMD_KGDB) 732 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 733 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 734 #endif 735 736 /* 737 * Environment Configuration 738 */ 739 740 /* The mac addresses for all ethernet interface */ 741 #if defined(CONFIG_TSEC_ENET) 742 #define CONFIG_HAS_ETH0 743 #define CONFIG_ETHADDR 00:E0:0C:02:00:FD 744 #define CONFIG_HAS_ETH1 745 #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD 746 #define CONFIG_HAS_ETH2 747 #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD 748 #define CONFIG_HAS_ETH3 749 #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD 750 #endif 751 752 #define CONFIG_IPADDR 192.168.1.254 753 754 #define CONFIG_HOSTNAME unknown 755 #define CONFIG_ROOTPATH /opt/nfsroot 756 #define CONFIG_BOOTFILE uImage 757 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 758 759 #define CONFIG_SERVERIP 192.168.1.1 760 #define CONFIG_GATEWAYIP 192.168.1.1 761 #define CONFIG_NETMASK 255.255.255.0 762 763 /* default location for tftp and bootm */ 764 #define CONFIG_LOADADDR 1000000 765 766 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 767 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 768 769 #define CONFIG_BAUDRATE 115200 770 771 #define CONFIG_EXTRA_ENV_SETTINGS \ 772 "netdev=eth0\0" \ 773 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 774 "tftpflash=tftpboot $loadaddr $uboot; " \ 775 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 776 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 777 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \ 778 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 779 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \ 780 "consoledev=ttyS0\0" \ 781 "ramdiskaddr=2000000\0" \ 782 "ramdiskfile=8536ds/ramdisk.uboot\0" \ 783 "fdtaddr=c00000\0" \ 784 "fdtfile=8536ds/mpc8536ds.dtb\0" \ 785 "bdev=sda3\0" \ 786 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" 787 788 #define CONFIG_HDBOOT \ 789 "setenv bootargs root=/dev/$bdev rw " \ 790 "console=$consoledev,$baudrate $othbootargs;" \ 791 "tftp $loadaddr $bootfile;" \ 792 "tftp $fdtaddr $fdtfile;" \ 793 "bootm $loadaddr - $fdtaddr" 794 795 #define CONFIG_NFSBOOTCOMMAND \ 796 "setenv bootargs root=/dev/nfs rw " \ 797 "nfsroot=$serverip:$rootpath " \ 798 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 799 "console=$consoledev,$baudrate $othbootargs;" \ 800 "tftp $loadaddr $bootfile;" \ 801 "tftp $fdtaddr $fdtfile;" \ 802 "bootm $loadaddr - $fdtaddr" 803 804 #define CONFIG_RAMBOOTCOMMAND \ 805 "setenv bootargs root=/dev/ram rw " \ 806 "console=$consoledev,$baudrate $othbootargs;" \ 807 "tftp $ramdiskaddr $ramdiskfile;" \ 808 "tftp $loadaddr $bootfile;" \ 809 "tftp $fdtaddr $fdtfile;" \ 810 "bootm $loadaddr $ramdiskaddr $fdtaddr" 811 812 #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 813 814 #endif /* __CONFIG_H */ 815