1 /* 2 * Copyright (C) 2007 Freescale Semiconductor, Inc. 3 * Dave Liu <daveliu@freescale.com> 4 * 5 * This program is free software; you can redistribute it and/or 6 * modify it under the terms of the GNU General Public License as 7 * published by the Free Software Foundation; either version 2 of 8 * the License, or (at your option) any later version. 9 * 10 * This program is distributed in the hope that it will be useful, 11 * but WITHOUT ANY WARRANTY; without even the implied warranty of 12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13 * GNU General Public License for more details. 14 * 15 * You should have received a copy of the GNU General Public License 16 * along with this program; if not, write to the Free Software 17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 18 * MA 02111-1307 USA 19 */ 20 21 #ifndef __CONFIG_H 22 #define __CONFIG_H 23 24 /* 25 * High Level Configuration Options 26 */ 27 #define CONFIG_E300 1 /* E300 family */ 28 #define CONFIG_MPC83XX 1 /* MPC83XX family */ 29 #define CONFIG_MPC837X 1 /* MPC837X CPU specific */ 30 #define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */ 31 32 /* 33 * System Clock Setup 34 */ 35 #ifdef CONFIG_PCISLAVE 36 #define CONFIG_83XX_PCICLK 66000000 /* in HZ */ 37 #else 38 #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 39 #endif 40 41 #ifndef CONFIG_SYS_CLK_FREQ 42 #define CONFIG_SYS_CLK_FREQ 66000000 43 #endif 44 45 /* 46 * Hardware Reset Configuration Word 47 * if CLKIN is 66MHz, then 48 * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz 49 */ 50 #define CONFIG_SYS_HRCW_LOW (\ 51 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 52 HRCWL_DDR_TO_SCB_CLK_1X1 |\ 53 HRCWL_SVCOD_DIV_2 |\ 54 HRCWL_CSB_TO_CLKIN_6X1 |\ 55 HRCWL_CORE_TO_CSB_1_5X1) 56 57 #ifdef CONFIG_PCISLAVE 58 #define CONFIG_SYS_HRCW_HIGH (\ 59 HRCWH_PCI_AGENT |\ 60 HRCWH_PCI1_ARBITER_DISABLE |\ 61 HRCWH_CORE_ENABLE |\ 62 HRCWH_FROM_0XFFF00100 |\ 63 HRCWH_BOOTSEQ_DISABLE |\ 64 HRCWH_SW_WATCHDOG_DISABLE |\ 65 HRCWH_ROM_LOC_LOCAL_16BIT |\ 66 HRCWH_RL_EXT_LEGACY |\ 67 HRCWH_TSEC1M_IN_RGMII |\ 68 HRCWH_TSEC2M_IN_RGMII |\ 69 HRCWH_BIG_ENDIAN |\ 70 HRCWH_LDP_CLEAR) 71 #else 72 #define CONFIG_SYS_HRCW_HIGH (\ 73 HRCWH_PCI_HOST |\ 74 HRCWH_PCI1_ARBITER_ENABLE |\ 75 HRCWH_CORE_ENABLE |\ 76 HRCWH_FROM_0X00000100 |\ 77 HRCWH_BOOTSEQ_DISABLE |\ 78 HRCWH_SW_WATCHDOG_DISABLE |\ 79 HRCWH_ROM_LOC_LOCAL_16BIT |\ 80 HRCWH_RL_EXT_LEGACY |\ 81 HRCWH_TSEC1M_IN_RGMII |\ 82 HRCWH_TSEC2M_IN_RGMII |\ 83 HRCWH_BIG_ENDIAN |\ 84 HRCWH_LDP_CLEAR) 85 #endif 86 87 /* Arbiter Configuration Register */ 88 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 89 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 90 91 /* System Priority Control Register */ 92 #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */ 93 94 /* 95 * IP blocks clock configuration 96 */ 97 #define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */ 98 #define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */ 99 #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */ 100 101 /* 102 * System IO Config 103 */ 104 #define CONFIG_SYS_SICRH 0x00000000 105 #define CONFIG_SYS_SICRL 0x00000000 106 107 /* 108 * Output Buffer Impedance 109 */ 110 #define CONFIG_SYS_OBIR 0x31100000 111 112 #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 113 #define CONFIG_BOARD_EARLY_INIT_R 114 115 /* 116 * IMMR new address 117 */ 118 #define CONFIG_SYS_IMMR 0xE0000000 119 120 /* 121 * DDR Setup 122 */ 123 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 124 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 125 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 126 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 127 #define CONFIG_SYS_83XX_DDR_USES_CS0 128 #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 /* ODT 150ohm on SoC */ 129 130 #undef CONFIG_DDR_ECC /* support DDR ECC function */ 131 #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ 132 133 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 134 #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ 135 136 #if defined(CONFIG_SPD_EEPROM) 137 #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */ 138 #else 139 /* 140 * Manually set up DDR parameters 141 * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM 142 * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5 143 */ 144 #define CONFIG_SYS_DDR_SIZE 512 /* MB */ 145 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f 146 #define CONFIG_SYS_DDR_CS0_CONFIG ( CSCONFIG_EN \ 147 | 0x00010000 /* ODT_WR to CSn */ \ 148 | CSCONFIG_ROW_BIT_14 | CSCONFIG_COL_BIT_10 ) 149 /* 0x80010202 */ 150 #define CONFIG_SYS_DDR_TIMING_3 0x00000000 151 #define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \ 152 | ( 0 << TIMING_CFG0_WRT_SHIFT ) \ 153 | ( 0 << TIMING_CFG0_RRT_SHIFT ) \ 154 | ( 0 << TIMING_CFG0_WWT_SHIFT ) \ 155 | ( 6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \ 156 | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \ 157 | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \ 158 | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) ) 159 /* 0x00620802 */ 160 #define CONFIG_SYS_DDR_TIMING_1 ( ( 3 << TIMING_CFG1_PRETOACT_SHIFT ) \ 161 | ( 9 << TIMING_CFG1_ACTTOPRE_SHIFT ) \ 162 | ( 3 << TIMING_CFG1_ACTTORW_SHIFT ) \ 163 | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \ 164 | (13 << TIMING_CFG1_REFREC_SHIFT ) \ 165 | ( 3 << TIMING_CFG1_WRREC_SHIFT ) \ 166 | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \ 167 | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) ) 168 /* 0x3935d322 */ 169 #define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \ 170 | ( 6 << TIMING_CFG2_CPO_SHIFT ) \ 171 | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \ 172 | ( 4 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \ 173 | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \ 174 | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \ 175 | ( 8 << TIMING_CFG2_FOUR_ACT_SHIFT) ) 176 /* 0x131088c8 */ 177 #define CONFIG_SYS_DDR_INTERVAL ( ( 0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT ) \ 178 | ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) ) 179 /* 0x03E00100 */ 180 #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 181 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ 182 #define CONFIG_SYS_DDR_MODE ( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \ 183 | ( 0x1432 << SDRAM_MODE_SD_SHIFT ) ) 184 /* ODT 150ohm CL=3, AL=1 on SDRAM */ 185 #define CONFIG_SYS_DDR_MODE2 0x00000000 186 #endif 187 188 /* 189 * Memory test 190 */ 191 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 192 #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 193 #define CONFIG_SYS_MEMTEST_END 0x00140000 194 195 /* 196 * The reserved memory 197 */ 198 #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 199 200 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 201 #define CONFIG_SYS_RAMBOOT 202 #else 203 #undef CONFIG_SYS_RAMBOOT 204 #endif 205 206 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 207 #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 208 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 209 210 /* 211 * Initial RAM Base Address Setup 212 */ 213 #define CONFIG_SYS_INIT_RAM_LOCK 1 214 #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 215 #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */ 216 #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 217 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 218 219 /* 220 * Local Bus Configuration & Clock Setup 221 */ 222 #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_8) 223 #define CONFIG_SYS_LBC_LBCR 0x00000000 224 225 /* 226 * FLASH on the Local Bus 227 */ 228 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 229 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 230 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 231 #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */ 232 #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 233 234 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */ 235 #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */ 236 237 #define CONFIG_SYS_BR0_PRELIM ( CONFIG_SYS_FLASH_BASE /* Flash Base address */ \ 238 | (2 << BR_PS_SHIFT) /* 16 bit port size */ \ 239 | BR_V ) /* valid */ 240 #define CONFIG_SYS_OR0_PRELIM ( (~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \ 241 | OR_UPM_XAM \ 242 | OR_GPCM_CSNT \ 243 | OR_GPCM_ACS_DIV2 \ 244 | OR_GPCM_XACS \ 245 | OR_GPCM_SCY_15 \ 246 | OR_GPCM_TRLX \ 247 | OR_GPCM_EHTR \ 248 | OR_GPCM_EAD ) 249 /* 0xFE000FF7 */ 250 251 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 252 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ 253 254 #undef CONFIG_SYS_FLASH_CHECKSUM 255 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 256 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 257 258 /* 259 * BCSR on the Local Bus 260 */ 261 #define CONFIG_SYS_BCSR 0xF8000000 262 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR /* Access window base at BCSR base */ 263 #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */ 264 265 #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR | 0x00000801) /* Port size=8bit, MSEL=GPCM */ 266 #define CONFIG_SYS_OR1_PRELIM 0xFFFFE9f7 /* length 32K */ 267 268 /* 269 * NAND Flash on the Local Bus 270 */ 271 #define CONFIG_CMD_NAND 1 272 #define CONFIG_MTD_NAND_VERIFY_WRITE 1 273 #define CONFIG_SYS_MAX_NAND_DEVICE 1 274 #define NAND_MAX_CHIPS 1 275 #define CONFIG_NAND_FSL_ELBC 1 276 277 #define CONFIG_SYS_NAND_BASE 0xE0600000 /* 0xE0600000 */ 278 #define CONFIG_SYS_BR3_PRELIM ( CONFIG_SYS_NAND_BASE \ 279 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 280 | BR_PS_8 /* Port Size = 8 bit */ \ 281 | BR_MS_FCM /* MSEL = FCM */ \ 282 | BR_V ) /* valid */ 283 #define CONFIG_SYS_OR3_PRELIM ( 0xFFFF8000 /* length 32K */ \ 284 | OR_FCM_BCTLD \ 285 | OR_FCM_CST \ 286 | OR_FCM_CHT \ 287 | OR_FCM_SCY_1 \ 288 | OR_FCM_RST \ 289 | OR_FCM_TRLX \ 290 | OR_FCM_EHTR ) 291 /* 0xFFFF919E */ 292 293 #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE 294 #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000E /* 32KB */ 295 296 /* 297 * Serial Port 298 */ 299 #define CONFIG_CONS_INDEX 1 300 #undef CONFIG_SERIAL_SOFTWARE_FIFO 301 #define CONFIG_SYS_NS16550 302 #define CONFIG_SYS_NS16550_SERIAL 303 #define CONFIG_SYS_NS16550_REG_SIZE 1 304 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 305 306 #define CONFIG_SYS_BAUDRATE_TABLE \ 307 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 308 309 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 310 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 311 312 /* Use the HUSH parser */ 313 #define CONFIG_SYS_HUSH_PARSER 314 #ifdef CONFIG_SYS_HUSH_PARSER 315 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 316 #endif 317 318 /* Pass open firmware flat tree */ 319 #define CONFIG_OF_LIBFDT 1 320 #define CONFIG_OF_BOARD_SETUP 1 321 #define CONFIG_OF_STDOUT_VIA_ALIAS 1 322 323 /* I2C */ 324 #define CONFIG_HARD_I2C /* I2C with hardware support */ 325 #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 326 #define CONFIG_FSL_I2C 327 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 328 #define CONFIG_SYS_I2C_SLAVE 0x7F 329 #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 330 #define CONFIG_SYS_I2C_OFFSET 0x3000 331 #define CONFIG_SYS_I2C2_OFFSET 0x3100 332 333 /* 334 * Config on-board RTC 335 */ 336 #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 337 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 338 339 /* 340 * General PCI 341 * Addresses are mapped 1-1. 342 */ 343 #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 344 #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 345 #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 346 #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 347 #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 348 #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 349 #define CONFIG_SYS_PCI_IO_BASE 0x00000000 350 #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 351 #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 352 353 #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 354 #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 355 #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 356 357 #ifdef CONFIG_PCI 358 #ifndef __ASSEMBLY__ 359 extern int board_pci_host_broken(void); 360 #endif 361 #define CONFIG_83XX_GENERIC_PCI 1 /* Use generic PCI setup */ 362 #define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */ 363 364 #define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */ 365 366 #define CONFIG_NET_MULTI 367 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 368 369 #undef CONFIG_EEPRO100 370 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 371 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 372 #endif /* CONFIG_PCI */ 373 374 #ifndef CONFIG_NET_MULTI 375 #define CONFIG_NET_MULTI 1 376 #endif 377 378 /* 379 * TSEC 380 */ 381 #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 382 #define CONFIG_SYS_TSEC1_OFFSET 0x24000 383 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 384 #define CONFIG_SYS_TSEC2_OFFSET 0x25000 385 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 386 387 /* 388 * TSEC ethernet configuration 389 */ 390 #define CONFIG_MII 1 /* MII PHY management */ 391 #define CONFIG_TSEC1 1 392 #define CONFIG_TSEC1_NAME "eTSEC0" 393 #define CONFIG_TSEC2 1 394 #define CONFIG_TSEC2_NAME "eTSEC1" 395 #define TSEC1_PHY_ADDR 2 396 #define TSEC2_PHY_ADDR 3 397 #define TSEC1_PHY_ADDR_SGMII 8 398 #define TSEC2_PHY_ADDR_SGMII 4 399 #define TSEC1_PHYIDX 0 400 #define TSEC2_PHYIDX 0 401 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 402 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 403 404 /* Options are: TSEC[0-1] */ 405 #define CONFIG_ETHPRIME "eTSEC1" 406 407 /* SERDES */ 408 #define CONFIG_FSL_SERDES 409 #define CONFIG_FSL_SERDES1 0xe3000 410 #define CONFIG_FSL_SERDES2 0xe3100 411 412 /* 413 * SATA 414 */ 415 #define CONFIG_LIBATA 416 #define CONFIG_FSL_SATA 417 418 #define CONFIG_SYS_SATA_MAX_DEVICE 2 419 #define CONFIG_SATA1 420 #define CONFIG_SYS_SATA1_OFFSET 0x18000 421 #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 422 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 423 #define CONFIG_SATA2 424 #define CONFIG_SYS_SATA2_OFFSET 0x19000 425 #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 426 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 427 428 #ifdef CONFIG_FSL_SATA 429 #define CONFIG_LBA48 430 #define CONFIG_CMD_SATA 431 #define CONFIG_DOS_PARTITION 432 #define CONFIG_CMD_EXT2 433 #endif 434 435 /* 436 * Environment 437 */ 438 #ifndef CONFIG_SYS_RAMBOOT 439 #define CONFIG_ENV_IS_IN_FLASH 1 440 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 441 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 442 #define CONFIG_ENV_SIZE 0x2000 443 #else 444 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 445 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 446 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 447 #define CONFIG_ENV_SIZE 0x2000 448 #endif 449 450 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 451 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 452 453 /* 454 * BOOTP options 455 */ 456 #define CONFIG_BOOTP_BOOTFILESIZE 457 #define CONFIG_BOOTP_BOOTPATH 458 #define CONFIG_BOOTP_GATEWAY 459 #define CONFIG_BOOTP_HOSTNAME 460 461 462 /* 463 * Command line configuration. 464 */ 465 #include <config_cmd_default.h> 466 467 #define CONFIG_CMD_PING 468 #define CONFIG_CMD_I2C 469 #define CONFIG_CMD_MII 470 #define CONFIG_CMD_DATE 471 472 #if defined(CONFIG_PCI) 473 #define CONFIG_CMD_PCI 474 #endif 475 476 #if defined(CONFIG_SYS_RAMBOOT) 477 #undef CONFIG_CMD_ENV 478 #undef CONFIG_CMD_LOADS 479 #endif 480 481 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 482 483 #undef CONFIG_WATCHDOG /* watchdog disabled */ 484 485 /* 486 * Miscellaneous configurable options 487 */ 488 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 489 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 490 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 491 492 #if defined(CONFIG_CMD_KGDB) 493 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 494 #else 495 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 496 #endif 497 498 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 499 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 500 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 501 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 502 503 /* 504 * For booting Linux, the board info and command line data 505 * have to be in the first 8 MB of memory, since this is 506 * the maximum mapped by the Linux kernel during initialization. 507 */ 508 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 509 510 /* 511 * Core HID Setup 512 */ 513 #define CONFIG_SYS_HID0_INIT 0x000000000 514 #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK 515 #define CONFIG_SYS_HID2 HID2_HBE 516 517 /* 518 * MMU Setup 519 */ 520 #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 521 522 /* DDR: cache cacheable */ 523 #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE 524 #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000) 525 526 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER | BATL_PP_10 | BATL_MEMCOHERENCE) 527 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER | BATU_BL_256M | BATU_VS | BATU_VP) 528 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 529 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 530 531 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER | BATL_PP_10 | BATL_MEMCOHERENCE) 532 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER | BATU_BL_256M | BATU_VS | BATU_VP) 533 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 534 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 535 536 /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 537 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR | BATL_PP_10 | \ 538 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 539 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | BATU_VP) 540 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 541 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 542 543 /* BCSR: cache-inhibit and guarded */ 544 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR | BATL_PP_10 | \ 545 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 546 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR | BATU_BL_128K | BATU_VS | BATU_VP) 547 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 548 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 549 550 /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 551 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 552 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP) 553 #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \ 554 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 555 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 556 557 /* Stack in dcache: cacheable, no memory coherence */ 558 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10) 559 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 560 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 561 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 562 563 #ifdef CONFIG_PCI 564 /* PCI MEM space: cacheable */ 565 #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE) 566 #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 567 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 568 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 569 /* PCI MMIO space: cache-inhibit and guarded */ 570 #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \ 571 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 572 #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 573 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 574 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 575 #else 576 #define CONFIG_SYS_IBAT6L (0) 577 #define CONFIG_SYS_IBAT6U (0) 578 #define CONFIG_SYS_IBAT7L (0) 579 #define CONFIG_SYS_IBAT7U (0) 580 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 581 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 582 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 583 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 584 #endif 585 586 /* 587 * Internal Definitions 588 * 589 * Boot Flags 590 */ 591 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 592 #define BOOTFLAG_WARM 0x02 /* Software reboot */ 593 594 #if defined(CONFIG_CMD_KGDB) 595 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 596 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 597 #endif 598 599 /* 600 * Environment Configuration 601 */ 602 603 #define CONFIG_ENV_OVERWRITE 604 605 #if defined(CONFIG_TSEC_ENET) 606 #define CONFIG_HAS_ETH0 607 #define CONFIG_ETHADDR 00:E0:0C:00:83:79 608 #define CONFIG_HAS_ETH1 609 #define CONFIG_ETH1ADDR 00:E0:0C:00:83:78 610 #endif 611 612 #define CONFIG_BAUDRATE 115200 613 614 #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */ 615 616 #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 617 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 618 619 #define CONFIG_EXTRA_ENV_SETTINGS \ 620 "netdev=eth0\0" \ 621 "consoledev=ttyS0\0" \ 622 "ramdiskaddr=1000000\0" \ 623 "ramdiskfile=ramfs.83xx\0" \ 624 "fdtaddr=400000\0" \ 625 "fdtfile=mpc8379_mds.dtb\0" \ 626 "" 627 628 #define CONFIG_NFSBOOTCOMMAND \ 629 "setenv bootargs root=/dev/nfs rw " \ 630 "nfsroot=$serverip:$rootpath " \ 631 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 632 "console=$consoledev,$baudrate $othbootargs;" \ 633 "tftp $loadaddr $bootfile;" \ 634 "tftp $fdtaddr $fdtfile;" \ 635 "bootm $loadaddr - $fdtaddr" 636 637 #define CONFIG_RAMBOOTCOMMAND \ 638 "setenv bootargs root=/dev/ram rw " \ 639 "console=$consoledev,$baudrate $othbootargs;" \ 640 "tftp $ramdiskaddr $ramdiskfile;" \ 641 "tftp $loadaddr $bootfile;" \ 642 "tftp $fdtaddr $fdtfile;" \ 643 "bootm $loadaddr $ramdiskaddr $fdtaddr" 644 645 646 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 647 648 #endif /* __CONFIG_H */ 649