1 /*
2  * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 /*
7  * mpc8313epb board configuration file
8  */
9 
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12 
13 #define CONFIG_DISPLAY_BOARDINFO
14 
15 /*
16  * High Level Configuration Options
17  */
18 #define CONFIG_E300		1
19 #define CONFIG_MPC831x		1
20 #define CONFIG_MPC8313		1
21 #define CONFIG_MPC8313ERDB	1
22 
23 #ifdef CONFIG_NAND
24 #define CONFIG_SPL_INIT_MINIMAL
25 #define CONFIG_SPL_SERIAL_SUPPORT
26 #define CONFIG_SPL_NAND_SUPPORT
27 #define CONFIG_SPL_FLUSH_IMAGE
28 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
29 #define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
30 
31 #ifdef CONFIG_SPL_BUILD
32 #define CONFIG_NS16550_MIN_FUNCTIONS
33 #endif
34 
35 #define CONFIG_SYS_TEXT_BASE	0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
36 #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
37 #define CONFIG_SPL_MAX_SIZE	(4 * 1024)
38 #define CONFIG_SPL_PAD_TO	0x4000
39 
40 #define CONFIG_SYS_NAND_U_BOOT_SIZE  (512 << 10)
41 #define CONFIG_SYS_NAND_U_BOOT_DST   0x00100000
42 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
43 #define CONFIG_SYS_NAND_U_BOOT_OFFS  16384
44 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
45 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
46 
47 #ifdef CONFIG_SPL_BUILD
48 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
49 #endif
50 
51 #endif /* CONFIG_NAND */
52 
53 #ifndef CONFIG_SYS_TEXT_BASE
54 #define CONFIG_SYS_TEXT_BASE	0xFE000000
55 #endif
56 
57 #ifndef CONFIG_SYS_MONITOR_BASE
58 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
59 #endif
60 
61 #define CONFIG_PCI
62 #define CONFIG_PCI_INDIRECT_BRIDGE
63 #define CONFIG_FSL_ELBC 1
64 
65 #define CONFIG_MISC_INIT_R
66 
67 /*
68  * On-board devices
69  *
70  * TSEC1 is VSC switch
71  * TSEC2 is SoC TSEC
72  */
73 #define CONFIG_VSC7385_ENET
74 #define CONFIG_TSEC2
75 
76 #ifdef CONFIG_SYS_66MHZ
77 #define CONFIG_83XX_CLKIN	66666667	/* in Hz */
78 #elif defined(CONFIG_SYS_33MHZ)
79 #define CONFIG_83XX_CLKIN	33333333	/* in Hz */
80 #else
81 #error Unknown oscillator frequency.
82 #endif
83 
84 #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
85 
86 #define CONFIG_BOARD_EARLY_INIT_F		/* call board_early_init_f */
87 #define CONFIG_BOARD_EARLY_INIT_R		/* call board_early_init_r */
88 
89 #define CONFIG_SYS_IMMR		0xE0000000
90 
91 #if defined(CONFIG_NAND) && !defined(CONFIG_SPL_BUILD)
92 #define CONFIG_DEFAULT_IMMR	CONFIG_SYS_IMMR
93 #endif
94 
95 #define CONFIG_SYS_MEMTEST_START	0x00001000
96 #define CONFIG_SYS_MEMTEST_END		0x07f00000
97 
98 /* Early revs of this board will lock up hard when attempting
99  * to access the PMC registers, unless a JTAG debugger is
100  * connected, or some resistor modifications are made.
101  */
102 #define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
103 
104 #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
105 #define CONFIG_SYS_ACR_RPTCNT		3	/* Arbiter repeat count (0-7) */
106 
107 /*
108  * Device configurations
109  */
110 
111 /* Vitesse 7385 */
112 
113 #ifdef CONFIG_VSC7385_ENET
114 
115 #define CONFIG_TSEC1
116 
117 /* The flash address and size of the VSC7385 firmware image */
118 #define CONFIG_VSC7385_IMAGE		0xFE7FE000
119 #define CONFIG_VSC7385_IMAGE_SIZE	8192
120 
121 #endif
122 
123 /*
124  * DDR Setup
125  */
126 #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory*/
127 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
128 #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
129 
130 /*
131  * Manually set up DDR parameters, as this board does not
132  * seem to have the SPD connected to I2C.
133  */
134 #define CONFIG_SYS_DDR_SIZE	128		/* MB */
135 #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
136 				| CSCONFIG_ODT_RD_NEVER \
137 				| CSCONFIG_ODT_WR_ONLY_CURRENT \
138 				| CSCONFIG_ROW_BIT_13 \
139 				| CSCONFIG_COL_BIT_10)
140 				/* 0x80010102 */
141 
142 #define CONFIG_SYS_DDR_TIMING_3	0x00000000
143 #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
144 				| (0 << TIMING_CFG0_WRT_SHIFT) \
145 				| (0 << TIMING_CFG0_RRT_SHIFT) \
146 				| (0 << TIMING_CFG0_WWT_SHIFT) \
147 				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
148 				| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
149 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
150 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
151 				/* 0x00220802 */
152 #define CONFIG_SYS_DDR_TIMING_1	((3 << TIMING_CFG1_PRETOACT_SHIFT) \
153 				| (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
154 				| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
155 				| (5 << TIMING_CFG1_CASLAT_SHIFT) \
156 				| (10 << TIMING_CFG1_REFREC_SHIFT) \
157 				| (3 << TIMING_CFG1_WRREC_SHIFT) \
158 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
159 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
160 				/* 0x3835a322 */
161 #define CONFIG_SYS_DDR_TIMING_2	((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
162 				| (5 << TIMING_CFG2_CPO_SHIFT) \
163 				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
164 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
165 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
166 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
167 				| (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
168 				/* 0x129048c6 */ /* P9-45,may need tuning */
169 #define CONFIG_SYS_DDR_INTERVAL	((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
170 				| (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
171 				/* 0x05100500 */
172 #if defined(CONFIG_DDR_2T_TIMING)
173 #define CONFIG_SYS_SDRAM_CFG	(SDRAM_CFG_SREN \
174 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
175 				| SDRAM_CFG_DBW_32 \
176 				| SDRAM_CFG_2T_EN)
177 				/* 0x43088000 */
178 #else
179 #define CONFIG_SYS_SDRAM_CFG	(SDRAM_CFG_SREN \
180 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
181 				| SDRAM_CFG_DBW_32)
182 				/* 0x43080000 */
183 #endif
184 #define CONFIG_SYS_SDRAM_CFG2		0x00401000
185 /* set burst length to 8 for 32-bit data path */
186 #define CONFIG_SYS_DDR_MODE	((0x4448 << SDRAM_MODE_ESD_SHIFT) \
187 				| (0x0632 << SDRAM_MODE_SD_SHIFT))
188 				/* 0x44480632 */
189 #define CONFIG_SYS_DDR_MODE_2	0x8000C000
190 
191 #define CONFIG_SYS_DDR_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
192 				/*0x02000000*/
193 #define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_EN \
194 				| DDRCDR_PZ_NOMZ \
195 				| DDRCDR_NZ_NOMZ \
196 				| DDRCDR_M_ODR)
197 
198 /*
199  * FLASH on the Local Bus
200  */
201 #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
202 #define CONFIG_FLASH_CFI_DRIVER		/* use the CFI driver */
203 #define CONFIG_SYS_FLASH_BASE		0xFE000000	/* start of FLASH   */
204 #define CONFIG_SYS_FLASH_SIZE		8	/* flash size in MB */
205 #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
206 #define CONFIG_SYS_FLASH_EMPTY_INFO		/* display empty sectors */
207 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	/* buffer up multiple bytes */
208 
209 #define CONFIG_SYS_NOR_BR_PRELIM	(CONFIG_SYS_FLASH_BASE \
210 					| BR_PS_16	/* 16 bit port */ \
211 					| BR_MS_GPCM	/* MSEL = GPCM */ \
212 					| BR_V)		/* valid */
213 #define CONFIG_SYS_NOR_OR_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
214 				| OR_GPCM_XACS \
215 				| OR_GPCM_SCY_9 \
216 				| OR_GPCM_EHTR \
217 				| OR_GPCM_EAD)
218 				/* 0xFF006FF7	TODO SLOW 16 MB flash size */
219 					/* window base at flash base */
220 #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
221 					/* 16 MB window size */
222 #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_16MB)
223 
224 #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
225 #define CONFIG_SYS_MAX_FLASH_SECT	135	/* sectors per device */
226 
227 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
228 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
229 
230 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
231 	!defined(CONFIG_SPL_BUILD)
232 #define CONFIG_SYS_RAMBOOT
233 #endif
234 
235 #define CONFIG_SYS_INIT_RAM_LOCK	1
236 #define CONFIG_SYS_INIT_RAM_ADDR	0xFD000000	/* Initial RAM addr */
237 #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in RAM*/
238 
239 #define CONFIG_SYS_GBL_DATA_OFFSET	\
240 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
241 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
242 
243 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
244 #define CONFIG_SYS_MONITOR_LEN	(384 * 1024)	/* Reserve 384 kB for Mon */
245 #define CONFIG_SYS_MALLOC_LEN	(512 * 1024)	/* Reserved for malloc */
246 
247 /*
248  * Local Bus LCRR and LBCR regs
249  */
250 #define CONFIG_SYS_LCRR_EADC	LCRR_EADC_1
251 #define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_4
252 #define CONFIG_SYS_LBC_LBCR	(0x00040000 /* TODO */ \
253 				| (0xFF << LBCR_BMT_SHIFT) \
254 				| 0xF)	/* 0x0004ff0f */
255 
256 				/* LB refresh timer prescal, 266MHz/32 */
257 #define CONFIG_SYS_LBC_MRTPR	0x20000000  /*TODO */
258 
259 /* drivers/mtd/nand/nand.c */
260 #if defined(CONFIG_NAND) && defined(CONFIG_SPL_BUILD)
261 #define CONFIG_SYS_NAND_BASE		0xFFF00000
262 #else
263 #define CONFIG_SYS_NAND_BASE		0xE2800000
264 #endif
265 
266 #define CONFIG_MTD_DEVICE
267 #define CONFIG_MTD_PARTITION
268 #define CONFIG_CMD_MTDPARTS
269 #define MTDIDS_DEFAULT			"nand0=e2800000.flash"
270 #define MTDPARTS_DEFAULT		\
271 	"mtdparts=e2800000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
272 
273 #define CONFIG_SYS_MAX_NAND_DEVICE	1
274 #define CONFIG_CMD_NAND 1
275 #define CONFIG_NAND_FSL_ELBC 1
276 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
277 #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
278 
279 
280 #define CONFIG_SYS_NAND_BR_PRELIM	(CONFIG_SYS_NAND_BASE \
281 				| BR_DECC_CHK_GEN	/* Use HW ECC */ \
282 				| BR_PS_8		/* 8 bit port */ \
283 				| BR_MS_FCM		/* MSEL = FCM */ \
284 				| BR_V)			/* valid */
285 #define CONFIG_SYS_NAND_OR_PRELIM	\
286 				(P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
287 				| OR_FCM_CSCT \
288 				| OR_FCM_CST \
289 				| OR_FCM_CHT \
290 				| OR_FCM_SCY_1 \
291 				| OR_FCM_TRLX \
292 				| OR_FCM_EHTR)
293 				/* 0xFFFF8396 */
294 
295 #ifdef CONFIG_NAND
296 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
297 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
298 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
299 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
300 #else
301 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
302 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
303 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
304 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
305 #endif
306 
307 #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_NAND_BASE
308 #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
309 
310 #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
311 #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
312 
313 /* local bus write LED / read status buffer (BCSR) mapping */
314 #define CONFIG_SYS_BCSR_ADDR		0xFA000000
315 #define CONFIG_SYS_BCSR_SIZE		(32 * 1024)	/* 0x00008000 */
316 					/* map at 0xFA000000 on LCS3 */
317 #define CONFIG_SYS_BR3_PRELIM		(CONFIG_SYS_BCSR_ADDR \
318 					| BR_PS_8	/* 8 bit port */ \
319 					| BR_MS_GPCM	/* MSEL = GPCM */ \
320 					| BR_V)		/* valid */
321 					/* 0xFA000801 */
322 #define CONFIG_SYS_OR3_PRELIM		(P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
323 					| OR_GPCM_CSNT \
324 					| OR_GPCM_ACS_DIV2 \
325 					| OR_GPCM_XACS \
326 					| OR_GPCM_SCY_15 \
327 					| OR_GPCM_TRLX_SET \
328 					| OR_GPCM_EHTR_SET \
329 					| OR_GPCM_EAD)
330 					/* 0xFFFF8FF7 */
331 #define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_BCSR_ADDR
332 #define CONFIG_SYS_LBLAWAR3_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
333 
334 /* Vitesse 7385 */
335 
336 #ifdef CONFIG_VSC7385_ENET
337 
338 					/* VSC7385 Base address on LCS2 */
339 #define CONFIG_SYS_VSC7385_BASE		0xF0000000
340 #define CONFIG_SYS_VSC7385_SIZE		(128 * 1024)	/* 0x00020000 */
341 
342 #define CONFIG_SYS_BR2_PRELIM		(CONFIG_SYS_VSC7385_BASE \
343 					| BR_PS_8	/* 8 bit port */ \
344 					| BR_MS_GPCM	/* MSEL = GPCM */ \
345 					| BR_V)		/* valid */
346 #define CONFIG_SYS_OR2_PRELIM		(P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
347 					| OR_GPCM_CSNT \
348 					| OR_GPCM_XACS \
349 					| OR_GPCM_SCY_15 \
350 					| OR_GPCM_SETA \
351 					| OR_GPCM_TRLX_SET \
352 					| OR_GPCM_EHTR_SET \
353 					| OR_GPCM_EAD)
354 					/* 0xFFFE09FF */
355 
356 					/* Access window base at VSC7385 base */
357 #define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_VSC7385_BASE
358 #define CONFIG_SYS_LBLAWAR2_PRELIM	(LBLAWAR_EN | LBLAWAR_128KB)
359 
360 #endif
361 
362 /* pass open firmware flat tree */
363 #define CONFIG_OF_LIBFDT	1
364 #define CONFIG_OF_BOARD_SETUP	1
365 #define CONFIG_OF_STDOUT_VIA_ALIAS	1
366 
367 #define CONFIG_MPC83XX_GPIO 1
368 #define CONFIG_CMD_GPIO 1
369 
370 /*
371  * Serial Port
372  */
373 #define CONFIG_CONS_INDEX	1
374 #define CONFIG_SYS_NS16550
375 #define CONFIG_SYS_NS16550_SERIAL
376 #define CONFIG_SYS_NS16550_REG_SIZE	1
377 
378 #define CONFIG_SYS_BAUDRATE_TABLE	\
379 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
380 
381 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
382 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
383 
384 /* Use the HUSH parser */
385 #define CONFIG_SYS_HUSH_PARSER
386 
387 /* I2C */
388 #define CONFIG_SYS_I2C
389 #define CONFIG_SYS_I2C_FSL
390 #define CONFIG_SYS_FSL_I2C_SPEED	400000
391 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
392 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
393 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
394 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
395 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
396 #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
397 
398 /*
399  * General PCI
400  * Addresses are mapped 1-1.
401  */
402 #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
403 #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
404 #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
405 #define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
406 #define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
407 #define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
408 #define CONFIG_SYS_PCI1_IO_BASE	0x00000000
409 #define CONFIG_SYS_PCI1_IO_PHYS	0xE2000000
410 #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
411 
412 #define CONFIG_PCI_PNP		/* do pci plug-and-play */
413 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057	/* Motorola */
414 
415 /*
416  * TSEC
417  */
418 #define CONFIG_TSEC_ENET		/* TSEC ethernet support */
419 
420 #define CONFIG_GMII			/* MII PHY management */
421 
422 #ifdef CONFIG_TSEC1
423 #define CONFIG_HAS_ETH0
424 #define CONFIG_TSEC1_NAME	"TSEC0"
425 #define CONFIG_SYS_TSEC1_OFFSET	0x24000
426 #define TSEC1_PHY_ADDR		0x1c
427 #define TSEC1_FLAGS		TSEC_GIGABIT
428 #define TSEC1_PHYIDX		0
429 #endif
430 
431 #ifdef CONFIG_TSEC2
432 #define CONFIG_HAS_ETH1
433 #define CONFIG_TSEC2_NAME	"TSEC1"
434 #define CONFIG_SYS_TSEC2_OFFSET	0x25000
435 #define TSEC2_PHY_ADDR		4
436 #define TSEC2_FLAGS		TSEC_GIGABIT
437 #define TSEC2_PHYIDX		0
438 #endif
439 
440 
441 /* Options are: TSEC[0-1] */
442 #define CONFIG_ETHPRIME			"TSEC1"
443 
444 /*
445  * Configure on-board RTC
446  */
447 #define CONFIG_RTC_DS1337
448 #define CONFIG_SYS_I2C_RTC_ADDR		0x68
449 
450 /*
451  * Environment
452  */
453 #if defined(CONFIG_NAND)
454 	#define CONFIG_ENV_IS_IN_NAND	1
455 	#define CONFIG_ENV_OFFSET		(512 * 1024)
456 	#define CONFIG_ENV_SECT_SIZE	CONFIG_SYS_NAND_BLOCK_SIZE
457 	#define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
458 	#define CONFIG_ENV_SIZE_REDUND	CONFIG_ENV_SIZE
459 	#define CONFIG_ENV_RANGE		(CONFIG_ENV_SECT_SIZE * 4)
460 	#define CONFIG_ENV_OFFSET_REDUND	\
461 					(CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
462 #elif !defined(CONFIG_SYS_RAMBOOT)
463 	#define CONFIG_ENV_IS_IN_FLASH	1
464 	#define CONFIG_ENV_ADDR		\
465 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
466 	#define CONFIG_ENV_SECT_SIZE	0x10000	/* 64K(one sector) for env */
467 	#define CONFIG_ENV_SIZE		0x2000
468 
469 /* Address and size of Redundant Environment Sector */
470 #else
471 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
472 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
473 	#define CONFIG_ENV_SIZE		0x2000
474 #endif
475 
476 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
477 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
478 
479 /*
480  * BOOTP options
481  */
482 #define CONFIG_BOOTP_BOOTFILESIZE
483 #define CONFIG_BOOTP_BOOTPATH
484 #define CONFIG_BOOTP_GATEWAY
485 #define CONFIG_BOOTP_HOSTNAME
486 
487 
488 /*
489  * Command line configuration.
490  */
491 #define CONFIG_CMD_PING
492 #define CONFIG_CMD_DHCP
493 #define CONFIG_CMD_I2C
494 #define CONFIG_CMD_MII
495 #define CONFIG_CMD_DATE
496 #define CONFIG_CMD_PCI
497 
498 #define CONFIG_CMDLINE_EDITING 1
499 #define CONFIG_AUTO_COMPLETE	/* add autocompletion support   */
500 
501 /*
502  * Miscellaneous configurable options
503  */
504 #define CONFIG_SYS_LONGHELP			/* undef to save memory */
505 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
506 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
507 
508 						/* Print Buffer Size */
509 #define CONFIG_SYS_PBSIZE	\
510 			(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
511 #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
512 				/* Boot Argument Buffer Size */
513 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
514 
515 /*
516  * For booting Linux, the board info and command line data
517  * have to be in the first 256 MB of memory, since this is
518  * the maximum mapped by the Linux kernel during initialization.
519  */
520 				/* Initial Memory map for Linux*/
521 #define CONFIG_SYS_BOOTMAPSZ	(256 << 20)
522 
523 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000	/* PCIHOST  */
524 
525 #ifdef CONFIG_SYS_66MHZ
526 
527 /* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
528 /* 0x62040000 */
529 #define CONFIG_SYS_HRCW_LOW (\
530 	0x20000000 /* reserved, must be set */ |\
531 	HRCWL_DDRCM |\
532 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
533 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
534 	HRCWL_CSB_TO_CLKIN_2X1 |\
535 	HRCWL_CORE_TO_CSB_2X1)
536 
537 #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
538 
539 #elif defined(CONFIG_SYS_33MHZ)
540 
541 /* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
542 /* 0x65040000 */
543 #define CONFIG_SYS_HRCW_LOW (\
544 	0x20000000 /* reserved, must be set */ |\
545 	HRCWL_DDRCM |\
546 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
547 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
548 	HRCWL_CSB_TO_CLKIN_5X1 |\
549 	HRCWL_CORE_TO_CSB_2X1)
550 
551 #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
552 
553 #endif
554 
555 #define CONFIG_SYS_HRCW_HIGH_BASE (\
556 	HRCWH_PCI_HOST |\
557 	HRCWH_PCI1_ARBITER_ENABLE |\
558 	HRCWH_CORE_ENABLE |\
559 	HRCWH_BOOTSEQ_DISABLE |\
560 	HRCWH_SW_WATCHDOG_DISABLE |\
561 	HRCWH_TSEC1M_IN_RGMII |\
562 	HRCWH_TSEC2M_IN_RGMII |\
563 	HRCWH_BIG_ENDIAN)
564 
565 #ifdef CONFIG_NAND
566 #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
567 		       HRCWH_FROM_0XFFF00100 |\
568 		       HRCWH_ROM_LOC_NAND_SP_8BIT |\
569 		       HRCWH_RL_EXT_NAND)
570 #else
571 #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
572 		       HRCWH_FROM_0X00000100 |\
573 		       HRCWH_ROM_LOC_LOCAL_16BIT |\
574 		       HRCWH_RL_EXT_LEGACY)
575 #endif
576 
577 /* System IO Config */
578 #define CONFIG_SYS_SICRH	(SICRH_TSOBI1 | SICRH_TSOBI2)	/* RGMII */
579 			/* Enable Internal USB Phy and GPIO on LCD Connector */
580 #define CONFIG_SYS_SICRL	(SICRL_USBDR_10 | SICRL_LBC)
581 
582 #define CONFIG_SYS_HID0_INIT	0x000000000
583 #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
584 				 HID0_ENABLE_INSTRUCTION_CACHE | \
585 				 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
586 
587 #define CONFIG_SYS_HID2 HID2_HBE
588 
589 #define CONFIG_HIGH_BATS	1	/* High BATs supported */
590 
591 /* DDR @ 0x00000000 */
592 #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
593 #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
594 				| BATU_BL_256M \
595 				| BATU_VS \
596 				| BATU_VP)
597 
598 /* PCI @ 0x80000000 */
599 #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
600 #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_PCI1_MEM_BASE \
601 				| BATU_BL_256M \
602 				| BATU_VS \
603 				| BATU_VP)
604 #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_MMIO_BASE \
605 				| BATL_PP_RW \
606 				| BATL_CACHEINHIBIT \
607 				| BATL_GUARDEDSTORAGE)
608 #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_PCI1_MMIO_BASE \
609 				| BATU_BL_256M \
610 				| BATU_VS \
611 				| BATU_VP)
612 
613 /* PCI2 not supported on 8313 */
614 #define CONFIG_SYS_IBAT3L	(0)
615 #define CONFIG_SYS_IBAT3U	(0)
616 #define CONFIG_SYS_IBAT4L	(0)
617 #define CONFIG_SYS_IBAT4U	(0)
618 
619 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
620 #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_IMMR \
621 				| BATL_PP_RW \
622 				| BATL_CACHEINHIBIT \
623 				| BATL_GUARDEDSTORAGE)
624 #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_IMMR \
625 				| BATU_BL_256M \
626 				| BATU_VS \
627 				| BATU_VP)
628 
629 /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
630 #define CONFIG_SYS_IBAT6L	(0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
631 #define CONFIG_SYS_IBAT6U	(0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
632 
633 #define CONFIG_SYS_IBAT7L	(0)
634 #define CONFIG_SYS_IBAT7U	(0)
635 
636 #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
637 #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
638 #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
639 #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
640 #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
641 #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
642 #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
643 #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
644 #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
645 #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
646 #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
647 #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
648 #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
649 #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
650 #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
651 #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
652 
653 /*
654  * Environment Configuration
655  */
656 #define CONFIG_ENV_OVERWRITE
657 
658 #define CONFIG_NETDEV		"eth1"
659 
660 #define CONFIG_HOSTNAME		mpc8313erdb
661 #define CONFIG_ROOTPATH		"/nfs/root/path"
662 #define CONFIG_BOOTFILE		"uImage"
663 				/* U-Boot image on TFTP server */
664 #define CONFIG_UBOOTPATH	"u-boot.bin"
665 #define CONFIG_FDTFILE		"mpc8313erdb.dtb"
666 
667 				/* default location for tftp and bootm */
668 #define CONFIG_LOADADDR		800000
669 #define CONFIG_BOOTDELAY	6	/* -1 disables auto-boot */
670 #define CONFIG_BAUDRATE		115200
671 
672 #define CONFIG_EXTRA_ENV_SETTINGS \
673 	"netdev=" CONFIG_NETDEV "\0"					\
674 	"ethprime=TSEC1\0"						\
675 	"uboot=" CONFIG_UBOOTPATH "\0"					\
676 	"tftpflash=tftpboot $loadaddr $uboot; "				\
677 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
678 			" +$filesize; "	\
679 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
680 			" +$filesize; "	\
681 		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
682 			" $filesize; "	\
683 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
684 			" +$filesize; "	\
685 		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
686 			" $filesize\0"	\
687 	"fdtaddr=780000\0"						\
688 	"fdtfile=" CONFIG_FDTFILE "\0"					\
689 	"console=ttyS0\0"						\
690 	"setbootargs=setenv bootargs "					\
691 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
692 	"setipargs=setenv bootargs nfsroot=$serverip:$rootpath "	 \
693 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
694 							"$netdev:off " \
695 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"
696 
697 #define CONFIG_NFSBOOTCOMMAND						\
698 	"setenv rootdev /dev/nfs;"					\
699 	"run setbootargs;"						\
700 	"run setipargs;"						\
701 	"tftp $loadaddr $bootfile;"					\
702 	"tftp $fdtaddr $fdtfile;"					\
703 	"bootm $loadaddr - $fdtaddr"
704 
705 #define CONFIG_RAMBOOTCOMMAND						\
706 	"setenv rootdev /dev/ram;"					\
707 	"run setbootargs;"						\
708 	"tftp $ramdiskaddr $ramdiskfile;"				\
709 	"tftp $loadaddr $bootfile;"					\
710 	"tftp $fdtaddr $fdtfile;"					\
711 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
712 
713 #endif	/* __CONFIG_H */
714