1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
296b8a054SScott Wood /*
3e8d3ca8bSScott Wood  * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
496b8a054SScott Wood  */
596b8a054SScott Wood /*
696b8a054SScott Wood  * mpc8313epb board configuration file
796b8a054SScott Wood  */
896b8a054SScott Wood 
996b8a054SScott Wood #ifndef __CONFIG_H
1096b8a054SScott Wood #define __CONFIG_H
1196b8a054SScott Wood 
1296b8a054SScott Wood /*
1396b8a054SScott Wood  * High Level Configuration Options
1496b8a054SScott Wood  */
1596b8a054SScott Wood #define CONFIG_E300		1
162c7920afSPeter Tyser #define CONFIG_MPC831x		1
1796b8a054SScott Wood #define CONFIG_MPC8313		1
1896b8a054SScott Wood #define CONFIG_MPC8313ERDB	1
1996b8a054SScott Wood 
2022f4442dSScott Wood #ifdef CONFIG_NAND
2122f4442dSScott Wood #define CONFIG_SPL_INIT_MINIMAL
2222f4442dSScott Wood #define CONFIG_SPL_FLUSH_IMAGE
2322f4442dSScott Wood #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
2422f4442dSScott Wood #define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
2522f4442dSScott Wood 
2622f4442dSScott Wood #ifdef CONFIG_SPL_BUILD
2722f4442dSScott Wood #define CONFIG_NS16550_MIN_FUNCTIONS
2822f4442dSScott Wood #endif
2922f4442dSScott Wood 
3022f4442dSScott Wood #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
3122f4442dSScott Wood #define CONFIG_SPL_MAX_SIZE	(4 * 1024)
326113d3f2SBenoît Thébaudeau #define CONFIG_SPL_PAD_TO	0x4000
3322f4442dSScott Wood 
34f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_SIZE  (512 << 10)
35f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_DST   0x00100000
36f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
37f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_OFFS  16384
38f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
39f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
40f1c574d4SScott Wood 
4122f4442dSScott Wood #ifdef CONFIG_SPL_BUILD
42f1c574d4SScott Wood #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
4322f4442dSScott Wood #endif
4422f4442dSScott Wood 
4522f4442dSScott Wood #endif /* CONFIG_NAND */
46f1c574d4SScott Wood 
47f1c574d4SScott Wood #ifndef CONFIG_SYS_MONITOR_BASE
48f1c574d4SScott Wood #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
49f1c574d4SScott Wood #endif
50f1c574d4SScott Wood 
51842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
520914f483SBecky Bruce #define CONFIG_FSL_ELBC 1
5396b8a054SScott Wood 
5489c7784eSTimur Tabi #define CONFIG_MISC_INIT_R
5589c7784eSTimur Tabi 
5689c7784eSTimur Tabi /*
5789c7784eSTimur Tabi  * On-board devices
584ce1e23bSYork Sun  *
594ce1e23bSYork Sun  * TSEC1 is VSC switch
604ce1e23bSYork Sun  * TSEC2 is SoC TSEC
6189c7784eSTimur Tabi  */
6289c7784eSTimur Tabi #define CONFIG_VSC7385_ENET
634ce1e23bSYork Sun #define CONFIG_TSEC2
6489c7784eSTimur Tabi 
656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_66MHZ
665c5d3242SKim Phillips #define CONFIG_83XX_CLKIN	66666667	/* in Hz */
676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #elif defined(CONFIG_SYS_33MHZ)
685c5d3242SKim Phillips #define CONFIG_83XX_CLKIN	33333333	/* in Hz */
6996b8a054SScott Wood #else
7096b8a054SScott Wood #error Unknown oscillator frequency.
7196b8a054SScott Wood #endif
7296b8a054SScott Wood 
7396b8a054SScott Wood #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
7496b8a054SScott Wood 
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
7696b8a054SScott Wood 
7722f4442dSScott Wood #if defined(CONFIG_NAND) && !defined(CONFIG_SPL_BUILD)
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_DEFAULT_IMMR	CONFIG_SYS_IMMR
79e4c09508SScott Wood #endif
80e4c09508SScott Wood 
816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00001000
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x07f00000
8396b8a054SScott Wood 
8496b8a054SScott Wood /* Early revs of this board will lock up hard when attempting
8596b8a054SScott Wood  * to access the PMC registers, unless a JTAG debugger is
8696b8a054SScott Wood  * connected, or some resistor modifications are made.
8796b8a054SScott Wood  */
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
8996b8a054SScott Wood 
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT		3	/* Arbiter repeat count (0-7) */
9296b8a054SScott Wood 
9396b8a054SScott Wood /*
9489c7784eSTimur Tabi  * Device configurations
9589c7784eSTimur Tabi  */
9689c7784eSTimur Tabi 
9789c7784eSTimur Tabi /* Vitesse 7385 */
9889c7784eSTimur Tabi 
9989c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET
10089c7784eSTimur Tabi 
1014ce1e23bSYork Sun #define CONFIG_TSEC1
10289c7784eSTimur Tabi 
10389c7784eSTimur Tabi /* The flash address and size of the VSC7385 firmware image */
10489c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE		0xFE7FE000
10589c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE_SIZE	8192
10689c7784eSTimur Tabi 
10789c7784eSTimur Tabi #endif
10889c7784eSTimur Tabi 
10989c7784eSTimur Tabi /*
11096b8a054SScott Wood  * DDR Setup
11196b8a054SScott Wood  */
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory*/
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
11596b8a054SScott Wood 
11696b8a054SScott Wood /*
11796b8a054SScott Wood  * Manually set up DDR parameters, as this board does not
11896b8a054SScott Wood  * seem to have the SPD connected to I2C.
11996b8a054SScott Wood  */
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE	128		/* MB */
1212e651b24SJoe Hershberger #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
1222fef4020SJoe Hershberger 				| CSCONFIG_ODT_RD_NEVER \
1232fef4020SJoe Hershberger 				| CSCONFIG_ODT_WR_ONLY_CURRENT \
124261c07bcSJoe Hershberger 				| CSCONFIG_ROW_BIT_13 \
125261c07bcSJoe Hershberger 				| CSCONFIG_COL_BIT_10)
126e1d8ed2cSPoonam Aggrwal 				/* 0x80010102 */
12796b8a054SScott Wood 
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
13096b8a054SScott Wood 				| (0 << TIMING_CFG0_WRT_SHIFT) \
13196b8a054SScott Wood 				| (0 << TIMING_CFG0_RRT_SHIFT) \
13296b8a054SScott Wood 				| (0 << TIMING_CFG0_WWT_SHIFT) \
13396b8a054SScott Wood 				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
13496b8a054SScott Wood 				| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
13596b8a054SScott Wood 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
13696b8a054SScott Wood 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
13796b8a054SScott Wood 				/* 0x00220802 */
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	((3 << TIMING_CFG1_PRETOACT_SHIFT) \
139e1d8ed2cSPoonam Aggrwal 				| (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
14096b8a054SScott Wood 				| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
14196b8a054SScott Wood 				| (5 << TIMING_CFG1_CASLAT_SHIFT) \
142e1d8ed2cSPoonam Aggrwal 				| (10 << TIMING_CFG1_REFREC_SHIFT) \
14396b8a054SScott Wood 				| (3 << TIMING_CFG1_WRREC_SHIFT) \
14496b8a054SScott Wood 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
14596b8a054SScott Wood 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
146e1d8ed2cSPoonam Aggrwal 				/* 0x3835a322 */
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
148e1d8ed2cSPoonam Aggrwal 				| (5 << TIMING_CFG2_CPO_SHIFT) \
14996b8a054SScott Wood 				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
15096b8a054SScott Wood 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
15196b8a054SScott Wood 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
15296b8a054SScott Wood 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
153e1d8ed2cSPoonam Aggrwal 				| (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
154e1d8ed2cSPoonam Aggrwal 				/* 0x129048c6 */ /* P9-45,may need tuning */
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
156e1d8ed2cSPoonam Aggrwal 				| (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
157e1d8ed2cSPoonam Aggrwal 				/* 0x05100500 */
15896b8a054SScott Wood #if defined(CONFIG_DDR_2T_TIMING)
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG	(SDRAM_CFG_SREN \
160bbea46f7SKim Phillips 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
1612fef4020SJoe Hershberger 				| SDRAM_CFG_DBW_32 \
1622fef4020SJoe Hershberger 				| SDRAM_CFG_2T_EN)
1632fef4020SJoe Hershberger 				/* 0x43088000 */
16496b8a054SScott Wood #else
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG	(SDRAM_CFG_SREN \
166bbea46f7SKim Phillips 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
1672fef4020SJoe Hershberger 				| SDRAM_CFG_DBW_32)
16896b8a054SScott Wood 				/* 0x43080000 */
16996b8a054SScott Wood #endif
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2		0x00401000
17196b8a054SScott Wood /* set burst length to 8 for 32-bit data path */
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE	((0x4448 << SDRAM_MODE_ESD_SHIFT) \
173e1d8ed2cSPoonam Aggrwal 				| (0x0632 << SDRAM_MODE_SD_SHIFT))
174e1d8ed2cSPoonam Aggrwal 				/* 0x44480632 */
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2	0x8000C000
17696b8a054SScott Wood 
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
17896b8a054SScott Wood 				/*0x02000000*/
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_EN \
18096b8a054SScott Wood 				| DDRCDR_PZ_NOMZ \
18196b8a054SScott Wood 				| DDRCDR_NZ_NOMZ \
18296b8a054SScott Wood 				| DDRCDR_M_ODR)
18396b8a054SScott Wood 
18496b8a054SScott Wood /*
18596b8a054SScott Wood  * FLASH on the Local Bus
18696b8a054SScott Wood  */
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
18800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER		/* use the CFI driver */
1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xFE000000	/* start of FLASH   */
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		8	/* flash size in MB */
1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO		/* display empty sectors */
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	/* buffer up multiple bytes */
19496b8a054SScott Wood 
195261c07bcSJoe Hershberger #define CONFIG_SYS_NOR_BR_PRELIM	(CONFIG_SYS_FLASH_BASE \
1967d6a0982SJoe Hershberger 					| BR_PS_16	/* 16 bit port */ \
1977d6a0982SJoe Hershberger 					| BR_MS_GPCM	/* MSEL = GPCM */ \
198261c07bcSJoe Hershberger 					| BR_V)		/* valid */
1997d6a0982SJoe Hershberger #define CONFIG_SYS_NOR_OR_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
20096b8a054SScott Wood 				| OR_GPCM_XACS \
20196b8a054SScott Wood 				| OR_GPCM_SCY_9 \
20296b8a054SScott Wood 				| OR_GPCM_EHTR \
20396b8a054SScott Wood 				| OR_GPCM_EAD)
20496b8a054SScott Wood 				/* 0xFF006FF7	TODO SLOW 16 MB flash size */
205261c07bcSJoe Hershberger 					/* window base at flash base */
206261c07bcSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
2077d6a0982SJoe Hershberger 					/* 16 MB window size */
2087d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_16MB)
20996b8a054SScott Wood 
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	135	/* sectors per device */
21296b8a054SScott Wood 
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
21596b8a054SScott Wood 
216261c07bcSJoe Hershberger #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
21722f4442dSScott Wood 	!defined(CONFIG_SPL_BUILD)
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
21996b8a054SScott Wood #endif
22096b8a054SScott Wood 
2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
222261c07bcSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR	0xFD000000	/* Initial RAM addr */
223553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in RAM*/
22496b8a054SScott Wood 
225261c07bcSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
226261c07bcSJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
22896b8a054SScott Wood 
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
23016c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN	(512 * 1024)	/* Reserve 512 kB for Mon */
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	(512 * 1024)	/* Reserved for malloc */
23296b8a054SScott Wood 
23396b8a054SScott Wood /*
23496b8a054SScott Wood  * Local Bus LCRR and LBCR regs
23596b8a054SScott Wood  */
236c7190f02SKim Phillips #define CONFIG_SYS_LCRR_EADC	LCRR_EADC_1
237c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_4
2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR	(0x00040000 /* TODO */ \
23996b8a054SScott Wood 				| (0xFF << LBCR_BMT_SHIFT) \
24096b8a054SScott Wood 				| 0xF)	/* 0x0004ff0f */
24196b8a054SScott Wood 
242261c07bcSJoe Hershberger 				/* LB refresh timer prescal, 266MHz/32 */
243261c07bcSJoe Hershberger #define CONFIG_SYS_LBC_MRTPR	0x20000000  /*TODO */
24496b8a054SScott Wood 
2457817cb20SMarcel Ziswiler /* drivers/mtd/nand/nand.c */
24622f4442dSScott Wood #if defined(CONFIG_NAND) && defined(CONFIG_SPL_BUILD)
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BASE		0xFFF00000
248e4c09508SScott Wood #else
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BASE		0xE2800000
250e4c09508SScott Wood #endif
251e4c09508SScott Wood 
252e8d3ca8bSScott Wood #define CONFIG_MTD_DEVICE
253e8d3ca8bSScott Wood #define CONFIG_MTD_PARTITION
254e8d3ca8bSScott Wood 
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE	1
256acdab5c3SScott Wood #define CONFIG_NAND_FSL_ELBC 1
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
2587d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
25996b8a054SScott Wood 
2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BR_PRELIM	(CONFIG_SYS_NAND_BASE \
2617d6a0982SJoe Hershberger 				| BR_DECC_CHK_GEN	/* Use HW ECC */ \
262261c07bcSJoe Hershberger 				| BR_PS_8		/* 8 bit port */ \
26396b8a054SScott Wood 				| BR_MS_FCM		/* MSEL = FCM */ \
26496b8a054SScott Wood 				| BR_V)			/* valid */
2657d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_OR_PRELIM	\
2667d6a0982SJoe Hershberger 				(P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
26796b8a054SScott Wood 				| OR_FCM_CSCT \
26896b8a054SScott Wood 				| OR_FCM_CST \
26996b8a054SScott Wood 				| OR_FCM_CHT \
27096b8a054SScott Wood 				| OR_FCM_SCY_1 \
27196b8a054SScott Wood 				| OR_FCM_TRLX \
27296b8a054SScott Wood 				| OR_FCM_EHTR)
27396b8a054SScott Wood 				/* 0xFFFF8396 */
274e4c09508SScott Wood 
27522f4442dSScott Wood #ifdef CONFIG_NAND
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
280e4c09508SScott Wood #else
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
285e4c09508SScott Wood #endif
286e4c09508SScott Wood 
2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_NAND_BASE
2887d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
28996b8a054SScott Wood 
2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
292e4c09508SScott Wood 
2937d6a0982SJoe Hershberger /* local bus write LED / read status buffer (BCSR) mapping */
2947d6a0982SJoe Hershberger #define CONFIG_SYS_BCSR_ADDR		0xFA000000
2957d6a0982SJoe Hershberger #define CONFIG_SYS_BCSR_SIZE		(32 * 1024)	/* 0x00008000 */
2967d6a0982SJoe Hershberger 					/* map at 0xFA000000 on LCS3 */
2977d6a0982SJoe Hershberger #define CONFIG_SYS_BR3_PRELIM		(CONFIG_SYS_BCSR_ADDR \
2987d6a0982SJoe Hershberger 					| BR_PS_8	/* 8 bit port */ \
2997d6a0982SJoe Hershberger 					| BR_MS_GPCM	/* MSEL = GPCM */ \
3007d6a0982SJoe Hershberger 					| BR_V)		/* valid */
3017d6a0982SJoe Hershberger 					/* 0xFA000801 */
3027d6a0982SJoe Hershberger #define CONFIG_SYS_OR3_PRELIM		(P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
3037d6a0982SJoe Hershberger 					| OR_GPCM_CSNT \
3047d6a0982SJoe Hershberger 					| OR_GPCM_ACS_DIV2 \
3057d6a0982SJoe Hershberger 					| OR_GPCM_XACS \
3067d6a0982SJoe Hershberger 					| OR_GPCM_SCY_15 \
3077d6a0982SJoe Hershberger 					| OR_GPCM_TRLX_SET \
3087d6a0982SJoe Hershberger 					| OR_GPCM_EHTR_SET \
3097d6a0982SJoe Hershberger 					| OR_GPCM_EAD)
3107d6a0982SJoe Hershberger 					/* 0xFFFF8FF7 */
3117d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_BCSR_ADDR
3127d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR3_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
31396b8a054SScott Wood 
31489c7784eSTimur Tabi /* Vitesse 7385 */
31589c7784eSTimur Tabi 
31689c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET
31789c7784eSTimur Tabi 
3187d6a0982SJoe Hershberger 					/* VSC7385 Base address on LCS2 */
3197d6a0982SJoe Hershberger #define CONFIG_SYS_VSC7385_BASE		0xF0000000
3207d6a0982SJoe Hershberger #define CONFIG_SYS_VSC7385_SIZE		(128 * 1024)	/* 0x00020000 */
3217d6a0982SJoe Hershberger 
3227d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM		(CONFIG_SYS_VSC7385_BASE \
3237d6a0982SJoe Hershberger 					| BR_PS_8	/* 8 bit port */ \
3247d6a0982SJoe Hershberger 					| BR_MS_GPCM	/* MSEL = GPCM */ \
3257d6a0982SJoe Hershberger 					| BR_V)		/* valid */
3267d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM		(P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
3277d6a0982SJoe Hershberger 					| OR_GPCM_CSNT \
3287d6a0982SJoe Hershberger 					| OR_GPCM_XACS \
3297d6a0982SJoe Hershberger 					| OR_GPCM_SCY_15 \
3307d6a0982SJoe Hershberger 					| OR_GPCM_SETA \
3317d6a0982SJoe Hershberger 					| OR_GPCM_TRLX_SET \
3327d6a0982SJoe Hershberger 					| OR_GPCM_EHTR_SET \
3337d6a0982SJoe Hershberger 					| OR_GPCM_EAD)
3347d6a0982SJoe Hershberger 					/* 0xFFFE09FF */
3357d6a0982SJoe Hershberger 
336261c07bcSJoe Hershberger 					/* Access window base at VSC7385 base */
337261c07bcSJoe Hershberger #define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_VSC7385_BASE
3387d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR2_PRELIM	(LBLAWAR_EN | LBLAWAR_128KB)
33989c7784eSTimur Tabi 
34089c7784eSTimur Tabi #endif
34189c7784eSTimur Tabi 
3420eaf8f9eSJoe Hershberger #define CONFIG_MPC83XX_GPIO 1
3430eaf8f9eSJoe Hershberger 
34496b8a054SScott Wood /*
34596b8a054SScott Wood  * Serial Port
34696b8a054SScott Wood  */
3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
34996b8a054SScott Wood 
3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	\
35196b8a054SScott Wood 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
35296b8a054SScott Wood 
3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
35596b8a054SScott Wood 
35696b8a054SScott Wood /* I2C */
35700f792e0SHeiko Schocher #define CONFIG_SYS_I2C
35800f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
35900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
36000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
36100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
36200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
36300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
36400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
36500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
36696b8a054SScott Wood 
36796b8a054SScott Wood /*
36896b8a054SScott Wood  * General PCI
36996b8a054SScott Wood  * Addresses are mapped 1-1.
37096b8a054SScott Wood  */
3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE	0x00000000
3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xE2000000
3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
38096b8a054SScott Wood 
3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057	/* Motorola */
38296b8a054SScott Wood 
38396b8a054SScott Wood /*
38489c7784eSTimur Tabi  * TSEC
38596b8a054SScott Wood  */
38696b8a054SScott Wood 
38789c7784eSTimur Tabi #define CONFIG_GMII			/* MII PHY management */
38889c7784eSTimur Tabi 
38989c7784eSTimur Tabi #ifdef CONFIG_TSEC1
39089c7784eSTimur Tabi #define CONFIG_HAS_ETH0
39189c7784eSTimur Tabi #define CONFIG_TSEC1_NAME	"TSEC0"
3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET	0x24000
39389c7784eSTimur Tabi #define TSEC1_PHY_ADDR		0x1c
39489c7784eSTimur Tabi #define TSEC1_FLAGS		TSEC_GIGABIT
39589c7784eSTimur Tabi #define TSEC1_PHYIDX		0
39696b8a054SScott Wood #endif
39796b8a054SScott Wood 
39889c7784eSTimur Tabi #ifdef CONFIG_TSEC2
39989c7784eSTimur Tabi #define CONFIG_HAS_ETH1
400255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET	0x25000
40296b8a054SScott Wood #define TSEC2_PHY_ADDR		4
4033a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
40496b8a054SScott Wood #define TSEC2_PHYIDX		0
40589c7784eSTimur Tabi #endif
40689c7784eSTimur Tabi 
40796b8a054SScott Wood /* Options are: TSEC[0-1] */
40896b8a054SScott Wood #define CONFIG_ETHPRIME			"TSEC1"
40996b8a054SScott Wood 
41096b8a054SScott Wood /*
41196b8a054SScott Wood  * Configure on-board RTC
41296b8a054SScott Wood  */
41396b8a054SScott Wood #define CONFIG_RTC_DS1337
4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR		0x68
41596b8a054SScott Wood 
41696b8a054SScott Wood /*
41796b8a054SScott Wood  * Environment
41896b8a054SScott Wood  */
41922f4442dSScott Wood #if defined(CONFIG_NAND)
4200e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_OFFSET		(512 * 1024)
4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	CONFIG_SYS_NAND_BLOCK_SIZE
4220e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
4230e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE_REDUND	CONFIG_ENV_SIZE
4240e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_RANGE		(CONFIG_ENV_SECT_SIZE * 4)
425261c07bcSJoe Hershberger 	#define CONFIG_ENV_OFFSET_REDUND	\
426261c07bcSJoe Hershberger 					(CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #elif !defined(CONFIG_SYS_RAMBOOT)
428261c07bcSJoe Hershberger 	#define CONFIG_ENV_ADDR		\
429261c07bcSJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
4300e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x10000	/* 64K(one sector) for env */
4310e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
43296b8a054SScott Wood 
43396b8a054SScott Wood /* Address and size of Redundant Environment Sector */
43496b8a054SScott Wood #else
4356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
4360e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
43796b8a054SScott Wood #endif
43896b8a054SScott Wood 
43996b8a054SScott Wood #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
44196b8a054SScott Wood 
4428ea5499aSJon Loeliger /*
443079a136cSJon Loeliger  * BOOTP options
444079a136cSJon Loeliger  */
445079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
446079a136cSJon Loeliger 
447079a136cSJon Loeliger /*
4488ea5499aSJon Loeliger  * Command line configuration.
4498ea5499aSJon Loeliger  */
4508ea5499aSJon Loeliger 
45196b8a054SScott Wood /*
45296b8a054SScott Wood  * Miscellaneous configurable options
45396b8a054SScott Wood  */
4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
45696b8a054SScott Wood 
457261c07bcSJoe Hershberger 				/* Boot Argument Buffer Size */
458261c07bcSJoe Hershberger #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
45996b8a054SScott Wood 
46096b8a054SScott Wood /*
46196b8a054SScott Wood  * For booting Linux, the board info and command line data
4629f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
46396b8a054SScott Wood  * the maximum mapped by the Linux kernel during initialization.
46496b8a054SScott Wood  */
465261c07bcSJoe Hershberger 				/* Initial Memory map for Linux*/
466261c07bcSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ	(256 << 20)
46763865278SKevin Hao #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
46896b8a054SScott Wood 
4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RCWH_PCIHOST 0x80000000	/* PCIHOST  */
47096b8a054SScott Wood 
4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_66MHZ
47296b8a054SScott Wood 
47396b8a054SScott Wood /* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
47496b8a054SScott Wood /* 0x62040000 */
4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
47696b8a054SScott Wood 	0x20000000 /* reserved, must be set */ |\
47796b8a054SScott Wood 	HRCWL_DDRCM |\
47896b8a054SScott Wood 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
47996b8a054SScott Wood 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
48096b8a054SScott Wood 	HRCWL_CSB_TO_CLKIN_2X1 |\
48196b8a054SScott Wood 	HRCWL_CORE_TO_CSB_2X1)
48296b8a054SScott Wood 
4836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
484e4c09508SScott Wood 
4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #elif defined(CONFIG_SYS_33MHZ)
48696b8a054SScott Wood 
48796b8a054SScott Wood /* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
48896b8a054SScott Wood /* 0x65040000 */
4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
49096b8a054SScott Wood 	0x20000000 /* reserved, must be set */ |\
49196b8a054SScott Wood 	HRCWL_DDRCM |\
49296b8a054SScott Wood 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
49396b8a054SScott Wood 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
49496b8a054SScott Wood 	HRCWL_CSB_TO_CLKIN_5X1 |\
49596b8a054SScott Wood 	HRCWL_CORE_TO_CSB_2X1)
49696b8a054SScott Wood 
4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
498e4c09508SScott Wood 
49996b8a054SScott Wood #endif
50096b8a054SScott Wood 
5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH_BASE (\
50296b8a054SScott Wood 	HRCWH_PCI_HOST |\
50396b8a054SScott Wood 	HRCWH_PCI1_ARBITER_ENABLE |\
50496b8a054SScott Wood 	HRCWH_CORE_ENABLE |\
50596b8a054SScott Wood 	HRCWH_BOOTSEQ_DISABLE |\
50696b8a054SScott Wood 	HRCWH_SW_WATCHDOG_DISABLE |\
50796b8a054SScott Wood 	HRCWH_TSEC1M_IN_RGMII |\
50896b8a054SScott Wood 	HRCWH_TSEC2M_IN_RGMII |\
509e4c09508SScott Wood 	HRCWH_BIG_ENDIAN)
510e4c09508SScott Wood 
51122f4442dSScott Wood #ifdef CONFIG_NAND
5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
513e4c09508SScott Wood 		       HRCWH_FROM_0XFFF00100 |\
514e4c09508SScott Wood 		       HRCWH_ROM_LOC_NAND_SP_8BIT |\
515e4c09508SScott Wood 		       HRCWH_RL_EXT_NAND)
516e4c09508SScott Wood #else
5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
518e4c09508SScott Wood 		       HRCWH_FROM_0X00000100 |\
519e4c09508SScott Wood 		       HRCWH_ROM_LOC_LOCAL_16BIT |\
520e4c09508SScott Wood 		       HRCWH_RL_EXT_LEGACY)
521e4c09508SScott Wood #endif
52296b8a054SScott Wood 
52396b8a054SScott Wood /* System IO Config */
5246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH	(SICRH_TSOBI1 | SICRH_TSOBI2)	/* RGMII */
5250eaf8f9eSJoe Hershberger 			/* Enable Internal USB Phy and GPIO on LCD Connector */
5260eaf8f9eSJoe Hershberger #define CONFIG_SYS_SICRL	(SICRL_USBDR_10 | SICRL_LBC)
52796b8a054SScott Wood 
5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
5301a2e203bSKim Phillips 				 HID0_ENABLE_INSTRUCTION_CACHE | \
53196b8a054SScott Wood 				 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
53296b8a054SScott Wood 
5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE
53496b8a054SScott Wood 
53531d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
53631d82672SBecky Bruce 
53796b8a054SScott Wood /* DDR @ 0x00000000 */
53872cd4087SJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
539261c07bcSJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
540261c07bcSJoe Hershberger 				| BATU_BL_256M \
541261c07bcSJoe Hershberger 				| BATU_VS \
542261c07bcSJoe Hershberger 				| BATU_VP)
54396b8a054SScott Wood 
54496b8a054SScott Wood /* PCI @ 0x80000000 */
54572cd4087SJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
546261c07bcSJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_PCI1_MEM_BASE \
547261c07bcSJoe Hershberger 				| BATU_BL_256M \
548261c07bcSJoe Hershberger 				| BATU_VS \
549261c07bcSJoe Hershberger 				| BATU_VP)
550261c07bcSJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_MMIO_BASE \
55172cd4087SJoe Hershberger 				| BATL_PP_RW \
552261c07bcSJoe Hershberger 				| BATL_CACHEINHIBIT \
553261c07bcSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
554261c07bcSJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_PCI1_MMIO_BASE \
555261c07bcSJoe Hershberger 				| BATU_BL_256M \
556261c07bcSJoe Hershberger 				| BATU_VS \
557261c07bcSJoe Hershberger 				| BATU_VP)
55896b8a054SScott Wood 
55996b8a054SScott Wood /* PCI2 not supported on 8313 */
5606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L	(0)
5616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	(0)
5626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L	(0)
5636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	(0)
56496b8a054SScott Wood 
56596b8a054SScott Wood /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
566261c07bcSJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_IMMR \
56772cd4087SJoe Hershberger 				| BATL_PP_RW \
568261c07bcSJoe Hershberger 				| BATL_CACHEINHIBIT \
569261c07bcSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
570261c07bcSJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_IMMR \
571261c07bcSJoe Hershberger 				| BATU_BL_256M \
572261c07bcSJoe Hershberger 				| BATU_VS \
573261c07bcSJoe Hershberger 				| BATU_VP)
57496b8a054SScott Wood 
57596b8a054SScott Wood /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
57672cd4087SJoe Hershberger #define CONFIG_SYS_IBAT6L	(0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
5776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	(0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
57896b8a054SScott Wood 
5796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(0)
5806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(0)
58196b8a054SScott Wood 
5826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
5836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
5846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
5866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
5886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
5896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
5906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
5916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
5926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
5936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
5956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
59896b8a054SScott Wood 
59996b8a054SScott Wood /*
60096b8a054SScott Wood  * Environment Configuration
60196b8a054SScott Wood  */
60296b8a054SScott Wood #define CONFIG_ENV_OVERWRITE
60396b8a054SScott Wood 
604261c07bcSJoe Hershberger #define CONFIG_NETDEV		"eth1"
60596b8a054SScott Wood 
6065bc0543dSMario Six #define CONFIG_HOSTNAME		"mpc8313erdb"
6078b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/nfs/root/path"
608b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
609261c07bcSJoe Hershberger 				/* U-Boot image on TFTP server */
610261c07bcSJoe Hershberger #define CONFIG_UBOOTPATH	"u-boot.bin"
611261c07bcSJoe Hershberger #define CONFIG_FDTFILE		"mpc8313erdb.dtb"
61296b8a054SScott Wood 
613261c07bcSJoe Hershberger 				/* default location for tftp and bootm */
614261c07bcSJoe Hershberger #define CONFIG_LOADADDR		800000
61596b8a054SScott Wood 
61696b8a054SScott Wood #define CONFIG_EXTRA_ENV_SETTINGS \
617261c07bcSJoe Hershberger 	"netdev=" CONFIG_NETDEV "\0"					\
61896b8a054SScott Wood 	"ethprime=TSEC1\0"						\
619261c07bcSJoe Hershberger 	"uboot=" CONFIG_UBOOTPATH "\0"					\
62096b8a054SScott Wood 	"tftpflash=tftpboot $loadaddr $uboot; "				\
6215368c55dSMarek Vasut 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
6225368c55dSMarek Vasut 			" +$filesize; "	\
6235368c55dSMarek Vasut 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
6245368c55dSMarek Vasut 			" +$filesize; "	\
6255368c55dSMarek Vasut 		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
6265368c55dSMarek Vasut 			" $filesize; "	\
6275368c55dSMarek Vasut 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
6285368c55dSMarek Vasut 			" +$filesize; "	\
6295368c55dSMarek Vasut 		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
6305368c55dSMarek Vasut 			" $filesize\0"	\
63179f516bcSKim Phillips 	"fdtaddr=780000\0"						\
632261c07bcSJoe Hershberger 	"fdtfile=" CONFIG_FDTFILE "\0"					\
63396b8a054SScott Wood 	"console=ttyS0\0"						\
63496b8a054SScott Wood 	"setbootargs=setenv bootargs "					\
63596b8a054SScott Wood 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
63696b8a054SScott Wood 	"setipargs=setenv bootargs nfsroot=$serverip:$rootpath "	 \
637261c07bcSJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
638261c07bcSJoe Hershberger 							"$netdev:off " \
63996b8a054SScott Wood 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"
64096b8a054SScott Wood 
64196b8a054SScott Wood #define CONFIG_NFSBOOTCOMMAND						\
64296b8a054SScott Wood 	"setenv rootdev /dev/nfs;"					\
64396b8a054SScott Wood 	"run setbootargs;"						\
64496b8a054SScott Wood 	"run setipargs;"						\
64596b8a054SScott Wood 	"tftp $loadaddr $bootfile;"					\
64696b8a054SScott Wood 	"tftp $fdtaddr $fdtfile;"					\
64796b8a054SScott Wood 	"bootm $loadaddr - $fdtaddr"
64896b8a054SScott Wood 
64996b8a054SScott Wood #define CONFIG_RAMBOOTCOMMAND						\
65096b8a054SScott Wood 	"setenv rootdev /dev/ram;"					\
65196b8a054SScott Wood 	"run setbootargs;"						\
65296b8a054SScott Wood 	"tftp $ramdiskaddr $ramdiskfile;"				\
65396b8a054SScott Wood 	"tftp $loadaddr $bootfile;"					\
65496b8a054SScott Wood 	"tftp $fdtaddr $fdtfile;"					\
65596b8a054SScott Wood 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
65696b8a054SScott Wood 
65796b8a054SScott Wood #endif	/* __CONFIG_H */
658